## N32G452xB/xC/xE ## **Datasheet** N32G452 series based on 32-bit ARM Cortex-M4F kernel, run up to 144MHz, support floating-point unit and DSP instructions, up to 512KB embedded flash, 144KB SRAM, 2x12bit 5Msps ADC, 2x1Msps 12bit DAC. Integrates multi-channel U(S)ART, I2C, SPI, QSPI, USB, CAN communication interfaces, and 1x SDIO interface and built-in cryptographic algorithm hardware acceleration engine. ### **Key features** #### **CPU** core - 32-bit ARM Cortex-M4 +FPU, one-cycle hardware multiply and divide instructions, DSP instruction and MPU support - Built-in 8KB instruction Cache, which support Flash acceleration unit to execute program 0 wait - Run up to 144MHz, 180DMIPS #### **Encrypted memory** - Up to 512K Bytes of embedded Flash memory, supporting encrypted storage, multi-user partition management and data protection, hardware ECC check, 100,000 cycling and 10 years data retention - 144K Bytes of SRAM (including 16K Byte Retention RAM), Retention RAM supporting hardware parity check #### Clock - HSE: 4MHz~32MHz External high-speed crystal - LSE: 32.768KHz External low-speed crystal - HSI: Internal high-speed RC OSC 8MHz - LSI: internal low-speed RC OSC 40KHz - Built-in high speed PLL - MCO: Support 1-way clock output, configurable SYSCLK, HSE, HSI or PLL clock output that can be divided #### Reset - Support power-on/power-off/brown-out/external pin reset - Support watchdog reset, software reset #### **Communication interface** - Up to 7x U(S)ART interfaces up to 4.5 Mbps, including 3x USART interfaces (supporting ISO7816, IrDA, LIN), and 4x UART interfaces - 3x SPI interfaces up to 36 MHz, two of which support I2S - 1x QSPI interface up to 144 Mbps - 4x I2C interfaces up to 1 MHz, which can be configured in master/slave mode and support dual address response in slave mode - 1x USB2.0 Full Speed Device interface - 2x CAN 2.0A/B bus interfaces - 1x SDIO interface supporting SD/MMC format #### High-performance analog interface Nanshan District, Shenzhen, 518057, P.R.China - 2x 12-bit 5Msps high-speed ADC, configurable for various precisions, 6bit mode up to 9Msps sampling rate, up to 18 external single-ended input channels, supporting differential mode. - 2x 12-bit DAC with sampling rate of 1Msps - External input independent reference voltage source - All analog interfaces support 1.8~3.6V full voltage operation. - Up to 97 GPIOs supporting multiplexing function are supported, and most GPIOs support 5V tolerant - 2x high-speed DMA controllers, each controller supports eight channels, and channel source address and destination address can be configured arbitrarily - 1x RTC real-time clock, supporting leap year perpetual calendar, alarm events, periodic wake-up, and internal and external clock calibration. #### **Timer counter** - 2x 16-bit advanced timer counters, support input capture, complementary output, orthogonal encoding input, maximum control accuracy 6.9ns. Each timer has four independent channels, three of which supports 3 channels and 6 complementary PWM output. - 4x 16-bit general-purpose timer counters, each timer has 4 independent channels, support input capture/output comparison/PWM output/one-pulse output. - 2x 16-bit basic timing counters - 1x 24bit SysTick - 1x 7bit Window Watchdog (WWDG) - 1x 12bit Independent Watchdog (IWDG) #### **Programming mode** - Support SWD/JTAG online debugging interface - Support UART, USB Bootloader #### Safety features - Built-in cryptographic algorithm hardware acceleration engine - AES, DES, SHA, SM1, SM3, SM4, SM7 and MD5 algorithms are supported. - Flash storage encryption - Multi-user partition management (MMU) - TRNG true random number generator - CRC16/32 - Support write protection (WRP) and multiple read protection (RDP) levels (L0/L1/L2) - Support secure startup, encrypted download of programs, and secure update. - Support external clock failure detection, tamper detection. #### 96-bit UID and 128-bit UCID #### **Working conditions** - Voltage range: 1.8V~3.6V - Working temperature range: -40 $^{\circ}$ C ~105 $^{\circ}$ C Nanshan District, Shenzhen, 518057, P.R.China - ESD: ±4KV (HBM model), ±1KV(CDM model) #### Encapsulation - LQFP48(7mm x 7mm) - LQFP64(10mm x 10mm) - LQFP80(12mm x 12mm) - LQFP100(14mm x 14mm) - LQFP128(14mm x 14mm) #### Ordered information | Series | Part Number | |-----------|-----------------------------------------------------------------| | N32G452xB | N32G452CBL7, N32G452RBL7, N32G452MBL7, N32G452VBL7 | | N32G452xC | N32G452CCL7, N32G452RCL7, N32G452MCL7, N32G452VCL7, N32G452QCL7 | | N32G452xE | N32G452CEL7, N32G452REL7, N32G452MEL7, N32G452VEL7, N32G452QEL7 | # **Table of contents** | 1 Product introduction | 8 | |-------------------------------------------------------------|----| | 1.1 Part number Information | C | | 1.2 List of devices | | | 2 Function introduction | | | 2.1 Processor core | | | 2.1 Processor core | | | 2.2.1 Embedded flash memory | | | 2.2.1 Embedded flash memory 2.2.2 Embedded SRAM | | | 2.2.3 Nested vector interrupt controller (NVIC) | | | 2.3 External interrupt/event controller (EXTI) | | | 2.4 Clock system | | | 2.5 Boot mode | | | 2.6 Power supply scheme | | | 2.7 Reset | | | 2.8 Programmable voltage detector | | | 2.9 Voltage regulator | | | 2.10 Low power mode | | | 2.11 Direct memory access (DMA) | | | 2.12 Real time clock (RTC) | | | 2.13 Timer and watchdog | | | 2.13.1 Basic timer (TIM6 and TIM7) | | | 2.13.2 General-purpose timer (TIMx) | | | 2.13.3 Advanced control timer (TIM1 and TIM8) | | | 2.13.4 SysTick timer (Systick) | | | 2.13.5 Watchdog (WDG) | | | 2.14 I <sup>2</sup> C bus interface | | | 2.15 Universal synchronous/asynchronous transceiver (USART) | | | 2.16 Serial peripheral interface (SPI) | 21 | | 2.17 Serial audio interface (I <sup>2</sup> S) | 22 | | 2.18 Quard serial peripheral interface (QSPI) | 23 | | 2.19 Secure digital input output interface (SDIO) | | | 2.20 Controller Area Network (CAN) | 23 | | 2.21 Universal serial bus (USB) | | | 2.22 General purpose input and output interface (GPIO) | | | 2.23 Analog/digital converter (ADC) | | | 2.24 Digital-to-analog converter (DAC) | | | 2.25 Temperature sensor (TS) | | | 2.26 Cyclic redundancy check calculation unit (CRC) | | | 2.27 Security Acceleration Engine (SAC) | | | 2.28 Unique device serial number (UID) | | | 2.29 Serial single-wire JTAG debug port (SWJ-DP) | 28 | | 3 Pinouts and description | 29 | | 3.1 Pinouts | 20 | | 3.1.1 LQFP48 | | | 3.1.2 LQFP64 | | | 3.1.3 LQFP80 | | | 3.1.4 LQFP100 | | | 3.1.5 LQFP128 | | | 3.2 Pin definition | | | 4 Electrical specification | | | 4.1 Parameter condition | 41 | | 4.1.1 Minimum and maximum values | | | 4.1.2 Typical numerical value | | | 4.1.3 Typical curve | | |--------------------------------------------------------------------------|----| | 4.1.4 Loading capacitor | | | 4.1.5 Pin input voltage | | | 4.1.6 Power supply scheme | | | 4.1.7 Current consumption measurement | | | 4.2 Absolute maximum rating | | | 4.3 Operating conditions | | | 4.3.1 General operating conditions | | | 4.3.2 Operating conditions at power-on and power-off | | | 4.3.3 Embedded reset and power control module features | | | 4.3.4 Embedded reference voltage | | | 4.3.5 Power supply current characteristics | | | 4.3.6 External clock source characteristics | | | 4.3.7 Internal clock source characteristics | | | 4.3.8 Wake up time from low power mode | | | 4.3.9 PLL characteristic | | | 4.3.10 FLASH memory characteristics | | | 4.3.11 Absolute maximum (electrical sensitivity) | | | 4.3.12 I/O port characteristics | | | 4.3.13 NRST pin characteristics | | | 4.3.14 Timer characteristics | | | 4.3.15 I2C interface characteristics | | | 4.3.16 SPI/I <sup>2</sup> S interface characteristics | | | 4.3.17 QSPI characteristic | | | 4.3.18 SD/SDIO host interface characteristics | | | 4.3.19 USB characteristics | | | 4.3.20 Characteristics of Controller Area Network (CAN) Interface | | | 4.3.21 Electrical parameters of 12-bit analog-to-digital converter (ADC) | | | 4.3.22 Electrical parameters of 12-bit digital-to-analog converter (DAC) | | | • | | | 5 Package Information | 77 | | 5.1 LQFP48 | 77 | | 5.2 LQFP64 | | | 5.3 LQFP80 | | | 5.4 LQFP100 | | | 5.5 LQFP128 | | | 5.6 Marking Information | | | 6 Version History | 83 | | 7 Notice | 86 | # **List of Table** | Table 1-1 N32G452 Series Resource Configuration | 10 | |----------------------------------------------------------------------------------------------------------------|------| | Table 2-1 Timer function comparison | | | Table 3-1 Pin definition | | | Table 4-1 Voltage characteristic | | | Table 4-2 Current characteristic | | | Table 4-3 Temperature characteristic | 45 | | Table 4-4 General working conditions | | | Table 4-5 Operating conditions at power-on and power-off | 45 | | Table 4-6 Features of embedded reset and power control modules | | | Table 4-7 Embedded reference voltage | | | Table 4-8 Maximum current consumption in run mode with data processing code running from internal flash memory | . 47 | | Table 4-9 Maximum current consumption in sleep mode | | | Table 4-10 Typical current consumption in running mode, data processing code runs from internal Flash | 48 | | Table 4-11 Typical current consumption in sleep mode | 48 | | Table 4-12 Typical and maximum current consumption in shutdown mode and standby mode | 49 | | Table 4-13 High speed external user clock characteristics (Bypass mode) | | | Table 4-14 Low-speed external user clock characteristics (Bypass mode) | | | Table 4-15 HSE 4~32MHz oscillator characteristics (19/2) | | | Table 4-16 LSE oscillator characteristics ( $f_{LSE}$ =32.768kHz) <sup>(1)</sup> | 51 | | Table 4-17 HSI oscillator characteristics (1)(2) | 51 | | Table 4-18 LSI oscillator characteristics Table 4-18 LSI oscillator characteristics | 52 | | Table 4-19 Wake-up time in low power mode | | | Table 4-20 PLL characteristic | 53 | | Table 4-21 Flash memory characteristics | | | Table 4-22 Flash endurance and data retention | | | Table 4-23 Absolute maximum ESD value | | | | | | Table 4-24 Electrical sensitivity | | | Table 4-25 I/O static characteristics | | | Table 4-26 IO driving capability Table | 56 | | Table 4-27 Output voltage characteristic | | | Table 4-28 Output AC Characteristics <sup>(1)</sup> | | | Table 4-29 NRST pin characteristics | | | Table 4-30 TIM1/8 characteristics <sup>(1)</sup> | 59 | | Table 4-31 TIM2/3/4/5 characteristics <sup>(1)</sup> | | | Table 4-32 IWDG counting maximum and minimum reset time (LSI = 40 KHz) | | | Table 4-33 WWDG counting maximum and minimum reset time (APB1 PCLK1 = 36MHz) | | | Table 4-34 I <sup>2</sup> C interface characteristics | | | Table 4-35 SPI1 feature <sup>(1)</sup> | | | Table 4-36 SPI2 feture <sup>(1)</sup> | | | Table 4-37 I <sup>2</sup> S characteristics <sup>(1)</sup> | | | Table 4-38 Characteristics of QSPI in SDR mode | | | Table 4-39 Characteristics of QSPI in DDR mode | | | Table 4-40 SD/MMC interface features | | | Table 4-41 USB startup time | | | Table 4-42 USB DC characteristic | | | Table 4-43 Full-speed of USB electrical characteristics | | | Table 4-44 ADC characteristics | | | Table 4-45 ADC sampling time <sup>(1)(2)</sup> | 71 | | Table 4-46 ADC accuracy-limited test conditions <sup>(1)(2)</sup> | 72 | | Table 4-47 DAC characteristics | | | Table 4-48 Temperature sensor characteristics | | # **List of Figures** | Figure 1-1 Block diagram of N32G452 series | 8 | |-------------------------------------------------------------------------------------------------------------------------------------|----| | Figure 1-2 N32G452 Series Part Number Information | 9 | | Figure 2-1 Memory map | 12 | | Figure 2-2 Clock tree | 14 | | Figure 3-1 N32G452 Series LQFP48 pinout | 29 | | Figure 3-2 N32G452 Series LQFP64 pinout | | | Figure 3-3 N32G452 Series LQFP80 pinout | 31 | | Figure 3-4 N32G452 Series LQFP100 pinout | 32 | | Figure 3-5 N32G452 Series LQFP128 pinout | 33 | | Figure 4-1 Pin load conditions | | | Figure 4-2 Pin voltage | 42 | | Figure 4-3 Power supply scheme | | | Figure 4-4 Current consumption measurement scheme | | | Figure 4-5 AC timing diagram of external high-speed clock source | 50 | | Figure 4-6 Ac timing diagram of external low-speed clock source | 50 | | Figure 4-7 Typical application using 8MHz crystal | 51 | | Figure 4-8 Typical application using 32.768kH crystal <sup>(2)</sup> | 52 | | Figure 4-9 Input output AC characteristic definition | 58 | | Figure 4-10 Transfer delay | | | Figure 4-11 Recommended NRST pin protection for | | | Figure 4-12 I <sup>2</sup> C bus AC waveform and measurement circuit <sup>(1)</sup> | | | Figure 4-13 SPI timing diagram-slave mode and CLKPHA=0 | 63 | | Figure 4-14 SPI timing diagram-slave mode and CLKPHA=1 <sup>(1)</sup> | 63 | | Figure 4-15 SPI timing diagram-master mode <sup>(1)</sup> | 64 | | Figure 4-16 I <sup>2</sup> S slave mode timing diagram (Philips protocol) <sup>(1)</sup> | 66 | | Figure 4-17 I <sup>2</sup> S Master mode timing diagram (Philips Protocol) <sup>(1)</sup> | 66 | | Figure 4-18 Timing of QSPI in SDR mode | 67 | | Figure 4-19 Timing of QSPI in DDR mode | | | Figure 4-20 SDIO high-speed mode | 68 | | Figure 4-21 SD default mode | 68 | | Figure 4-22 USB timing: data signal rising and falling time definition | 69 | | Figure 4-23 ADC precision characteristics | 72 | | Figure 4-24 Typical connection diagram using ADC | 73 | | Figure 4-25 Decoupling circuit of power supply and reference power supply (V <sub>REF+</sub> is not connected to V <sub>DDA</sub> ) | 73 | | Figure 4-26 Decoupling circuit of power supply and reference power supply (V <sub>REF+</sub> is connected with V <sub>DDA</sub> ) | 74 | | Figure 5-1 LQFP48 package outline | 77 | | Figure 5-2 LQFP64 package outline | 78 | | Figure 5-3 LQFP80 package outline | | | Figure 5-4 LQFP100 package outline | 80 | | Figure 5-5 LQFP128 package outline | | | Figure 5-6 Marking information | 82 | ### 1 Product introduction N32G452 family of microcontrollers features a high-performance 32-bit ARM Cortex<sup>TM</sup>-M4F core, integrate floating point operation unit (FPU) and Digital Signal Processing (DSP), and support parallel computing instructions. Maximum operating frequency is 144MHz, integrated up to 512KB encrypted storage Flash and supports multi-user partition management, maximum 144KB of embedded SRAM. Built-in one internal high-speed AHB bus, two low-speed peripheral clock buses APB and bus matrix, supporting up to 97 general I/O. Provide abundant high-performance analog interfaces, including 2x 12-bit 5Msps ADC, up to 18 external input channels, 2x 1Msps 12-bit DAC. It provide a variety of digital communication interfaces, Including 7x U(S)ART, 4x I2C, 3x SPI, 2x I2S, 1x QSPI, 1x USB 2.0 device, 2x CAN 2.0B, 1x SDIO communication interface. Built-in cryptographic algorithm hardware acceleration engine, supports hardware acceleration of a variety of international and national cryptographic algorithms. N32G452 series products can work stably in the temperature range of $-40 \, ^{\circ}\mathrm{C}$ to $+105 \, ^{\circ}\mathrm{C}$ , supply voltage from 1.8V to 3.6V, provides a variety of power modes for users to choose from, meeting the requirements of low-power applications. This series of products is available in six different packaging forms from 48 pins to 128 pins. Depending on the package form, the peripheral configuration in the device varies. Figure 1-1 the block diagram of this series of products is given. Figure 1-1 Block diagram of N32G452 series ## 1.1 Part number Information Figure 1-2 N32G452 Series Part Number Information ## 1.2 List of devices **Table 1-1 N32G452 Series Resource Configuration** | Par | t number | N32G | 452CB | 3/C/E | N320 | G452RB | B/C/E | N320 | 5452MF | B/C/E | N32G | 452VB | /C/E | N32G452QC/E | | |----------------------------|---------------------------|--------------------|-----------------------------------------------------------------------|---------|----------|---------|--------|----------|------------------|----------|------------|----------|----------|-------------|-------| | Fla | ash (KB) | 128 | 256 | 512 | 128 | 256 | 512 | 128 | 256 | 512 | 128 | 256 | 512 | 256 | 512 | | SRA | AM (KB) | 80 | 144 | 144 | 80 | 144 | 144 | 80 | 144 | 144 | 80 | 144 | 144 | 144 | 144 | | CPU | frequency | | ARM Cortex-M4F @144MHz,180DMIPS | | | | | | | | | | | | | | | ting Voltage<br>mperature | 1.8~3.6V/-40~105°C | | | | | | | | | | | | | | | ı | General | | | | | | | | 4 | | | | | | | | Timer | Advanced | | 2 | | | | | | | | | | | | | | Ĺ | Basic | | | | | | | | 2 | | | | | | | | | SPI | | | | | | | | 3 <sup>(1)</sup> | | | | | | | | | I2S | | 2 | | | | | | | | | | | | | | u | QSPI | Only | Single | Wire | | | | | 1 | | | | | | | | zatio<br>ce | I2C | | 3 | | | | | | 4 | | | | | | | | Communication<br>interface | USART | 3 | | | | | | | | | | | | | | | mmo<br>int | UART | 3 4 | | | | | | | | | | | | | | | ŭ | USB | 1 | | | | | | | | | | | | | | | | CAN | | | | | | | | 2 | | | | | | | | | SDIO | | No | | 1 | | | | | | | | | | | | | GPIO | | 37 | | | 51 | | | 65 | | | 80 | | 9′ | 7 | | | DMA | | | | | | | | 2 | | | | | | | | | ımber of<br>hannels | | | | | | | 16 | Channel | | | | | | | | 12 | bit ADC | | 2 | | | 2 | | | 2 | | | 2 | | 2 | | | | ımber of<br>hannels | 10 | Chann | el | 1 | 6Chann | el | 1 | 6Chann | el | 16 | Channe | el | 18Cha | annel | | | bit DAC | | | | | | | | 2 | | | | | | | | | Number of channels | | | | | | | 20 | Channel | | | | | | | | Algori | thm support | DES | DES/3DES、AES、 SHA1/SHA224/SHA256、SM1、SM3、SM4、SM7、MD5、CRC16/CRC32、TRNG | | | | | | | | | | | | | | Securit | ty protection | | Read | l-write | protecti | on (RDI | P/WRP) | , Storag | e encryp | tion, Pa | rtition pr | otection | ı, Secui | e startup | | | P | ackage | I | QFP48 | 3 | ] | LQFP64 | 1 | | LQFP80 | ) | L | QFP100 | ) | LQFI | P128 | <sup>1.</sup> SPI2 and SPI3 interfaces can flexibly switch between SPI mode and I2S audio mode. # **2 Function introduction** ### 2.1 Processor core N32G452 family integrates the latest generation of embedded ARM Cortex<sup>TM</sup>-M4F processor, enhanced computing power based on the Cortex<sup>TM</sup>-M3 core, new floating point processing unit (FPU), DSP and parallel computing instructions, providing excellent performance of 1.25DMIPS/MHz. Its efficient signal processing capabilities are combined with the advantages of low power consumption, low cost, and ease of use of the Cortex-M family of processors to meet the requirements of a mixture of control and signal processing capabilities and easy to use applications. ARM Cortex<sup>TM</sup>-M4F 32-bit compact instruction set processor provides excellent code efficiency. *Note:* Cortex<sup>TM</sup>-M4F is backward compatible with Cortex-M3 code. ### 2.2 Storage N32G452 series devices include embedded encrypted Flash memory and embedded SRAM. Figure 2-1 is a memory map. nv4002 5000 -0x5FFF FFFF Reserved MMU 0x4002\_4C00 0x4002\_4C00 0x4002\_4800 0x4002\_4BFF Reserved SAC SRAM 512B\*2 0x4002\_4400 0x4002\_47FF 0x4002 4000 0x4002\_43FE SAC 0x4002\_3400 0x4002\_3400 CRC 0x4002\_33FF 0x4002 2400 0x4002 2FFF FLASH 0x4002 2000 0x4002 23FF 0x4002\_1C00 0x4002\_1800 Reserved Reserved 0x4002\_1400 0x4002\_17FF nv4002\_1000 0x4002\_13EE 0x4002\_1000 0x4002\_0C00 0xE010\_0000 - 0xFFFF\_FFFF Reserved 0x4002\_0800 ADC1 0x4002\_0BFF DMA2 0x4002\_0400 0x4002\_07FF 0x4002\_0000 0x4002\_03FF 0x4001\_8400 -0x4001\_8000 -Vendor Specific 511MB 0xE00F\_F000 - 0xE00F\_FFFF 0x4001\_83FF ROM Tab SDIO 0xE004 2000 -0xE00F EFFF External PPB 0xE004 1000 0xE004\_1FFE Private Peripheral - External 768KE UART6 0x4001\_5000 0x4001\_53FF Private Peripheral - Internal 256KB 0xE000 F000 -0xE003 FFFF 0x4001 4C00 0x4001 4FFI 0x4001\_4800 0x4001\_4400 0xE000\_EFFF 0x4001\_47FF 0xE000\_3000 0xE000\_DFF 0xE000\_2000 0xE000\_2FFF FPB Reserved 0x4001\_3C00 0x4001\_43FF 0xE000\_1000 0xE000\_1FE 0x4001 3800 0x4001 3BFE 0x4001\_3400 0x4001\_3400 0x4001\_37FF 0x4001\_33FF SPI1 TIM1 0x4001 2C00 0x4001 2FFF Extended register 1GB 0x4001\_2400 0x4001\_2000 0x4001\_2BFF 0xA000 2000 - 0xDFFF FFFF 0xA000\_1000 -QSPI Register GPIOI 0x4001\_1C00 0x4001\_1FFI 0xA000\_0000 0xA000\_0FFI 0x4001\_1800 0x4001\_1BFF 0x4001 1400 0x4001 17FF 0x4001\_1000 0x4001\_0C00 GPIOC 0x4001\_0FFI QSPI Bank 0x6000\_0000 - 0x8FFF\_FFFF GPIOA 0x4001\_0800 - 0x4001\_0BFF 0x4001\_0400 0x4001\_07FE AFIO 0x4001\_0000 -0x4001\_03FF Extended Device 1GB 0x4400\_0000 - 0x5FFF\_FFF 0x4000\_7400 0x4000\_77FF 0x4254 0000 0x43FF FFFF Reserved(bit-band Alias) PWR 0x4000 7000 0x4000 73FF 0x4200\_0000 0x4200\_0000 0x4010\_0000 0x4002\_A000 0x4253\_FFFF 0x4000\_6C00 0x4000\_6800 0x4000\_6FFF served(bit-band Region) 0x4000\_6400 0x4000\_67FF AHB/APB1/APB2(bit-band Region) 0x4000\_0000 - 0x4002\_9FFF USB/CAN1 SRAM 512B 0x4000\_6000 0x4000\_63FF 0x4000\_5C00 0x4000\_5800 0x4000\_5400 USB Register 0x4000\_5EEE 0x2400\_0000 - 0x3FFF\_FFF Reserved 0x4000\_57FF 0x2248\_0000 - 0x23FF\_FFFF Reserved(bit-band Alias) UART5 0x4000\_5000 0x4000\_53FF 0x4000\_4C00 0x4000\_4800 0x4000\_4400 0x4000\_4FFF 0x4000\_4BFF Peripheral 0.5GB 0x2002\_4000 0x200F\_FFFF Reserved(bit-band Region) USART2 0x4000\_47FF Reserved 0x2002 0000 0x2002 3FFF 0x4000 4000 0x4000 43FF 0x4000\_3C00 0x4000\_3800 0x4000\_3400 0x4000\_3FFF 0x4000\_3BFF 0x2000\_0000 - 0x2001\_FFFF (bit-band Region) SPI2/I2S2 0x4000\_37FF 0x1FFF\_F812 - 0x1FFF\_FFFF Reserved SRAM 0.5GB IWDG 0x4000 3000 0x4000 33FF 0x4000\_3000 0x4000\_2C00 0x4000\_2800 0x4000\_2400 0x1FFF\_F800 - 0x1FFF\_F811 0x1FFF\_4000 - 0x1FFF\_F7FF 0x4000\_2FFI OptionBytes Reser 0x1FFF\_0000 0x1FFF\_3FFF SystemMemory Reserved 0x4000\_27FF 0x1002\_0000 - 0x1FFE\_FFFF Reserved 0x4000\_2000 0x4000\_23FF 0x1000\_0000 -0x0808\_0000 -0x4000\_1C00 0x4000\_1800 Aliased to SRAM 0x4000\_1FFI 0x4000\_1BFF CODE 0.5GB 0x0800\_0000 - 0x0807\_FFFF Main FLASH 0x4000\_1400 0x4000\_17FF 0x0008 0000 - 0x07FF FFFF 0x4000 1000 0x4000 13FF 0x0000\_0000 - 0x0007\_FFFF 0x4000\_0C00 0x4000\_0FFI 0x4000\_0BFF 0x4000\_0800 TIM4 0x4000\_0400 0x4000\_07FF Figure 2-1 Memory map ### 2.2.1 Embedded flash memory Integrated from 128K to 512K bytes embedded encryption FLASH (FLASH), used to store programs and data, page size of 2Kbyte, supporting page erasing, word writing, word reading, half word reading, byte reading operations. Support storage encryption protection, write automatic encryption, read automatic decryption (including program execution operation). Support user partition management, can be divided into a maximum of two user partitions, different users cannot access each other's data (only executable code). #### 2.2.2 Embedded SRAM Up to 144K bytes of built-in SRAM and R-SRAM are integrated on-chip, of which R-SRAM is Retention SRAM with a size of 16K bytes. R-SRAM supports Retention, which can retain data in VBAT and Standby modes (can be TIM2 0x4000\_0000 0x4000\_03FF configured to retain or not retain); other working modes (RUN/SLEEP/STOP0/STOP2) data can be retained by default; PWR is required to control and manage its Retention. ### 2.2.3 Nested vector interrupt controller (NVIC) Built-in nested vector interrupt controller, capable of handling up to 86 maskable interrupt channels (not including the 16 Cortex<sup>TM</sup>-M4F interrupts) and 16 priorities. - Tightly coupled NVIC enables low latency interrupt response processing - Interrupt vector entry address directly into the kernel - Tightly coupled NVIC interface - Allows early handling of interrupts - Handles late arriving higher-priority interrupts - Support interrupt tail link function - Automatically saves processor state - Automatically resumes when the interrupt returns with no additional instruction overhead This module provides flexible interrupt management with minimal interrupt latency. ### 2.3 External interrupt/event controller (EXTI) The external interrupt/event controller contains 21 edge detectors for generating interrupt/event requests. Each interrupt line can be independently configured for its trigger event (rising or falling or both edges) and can be individually masked. There is a pending register that maintains the status of all interrupt requests. EXTI can detect that the pulse width is less than the clock period of the internal APB2. Up to 97 general purpose I/O ports are connected to 16 external interrupt lines. ### 2.4 Clock system The device provides a variety of clocks for users to choose from, including internal high-speed RC oscillator HSI(8MHz), internal low-speed clock LSI(40KHz), external high-speed clock HSE(4MHz~32MHz), external low-speed clock LSE (32.768 KHz) and PLL. During reset, the internal HSI clock is set as the default CPU clock, and then the user can choose the external HSE clock with failure monitoring function. When an external clock failure is detected, it will be isolated, the system will automatically switch to HSI, and if interrupts are enabled, the software can receive the corresponding interrupt. Also, complete interrupt management of the PLL clock can be adopted when needed (such as when an indirectly used external oscillator fails). Multiple prescaler are used to configure the AHB frequency, high-speed APB(APB2) and low-speed APB(APB1) areas. AHB has a maximum frequency of 144 MHz, APB2 has a maximum frequency of 72 MHz and APB1 has a maximum frequency of 36MHz. Refer to Figure 2-2 Clock tree diagram. Figure 2-2 Clock tree 1. When HSI is used as the input of the PLL clock, the highest system clock frequency can only reach 128MHz. PLLCLK 2. When using the USB function, HSE and PLL must be used at the same time, and the frequency of the CPU must be 48MHz, 72MHz, 96MHz or 144MHz. #### 2.5 Boot mode MCO At BOOT time, the BOOT mode after reset can be selected with the BOOT0/1 pin. HSE SYSCLK MCO PLL MCOPRES Prescaler /2/3/4/.../15 - BOOT from program FLASH Memory. - BOOT from System Memory - BOOT from internal SRAM The Bootloader is stored in the system memory, and can program the flash memory through USART1 and USB interface. ## 2.6 Power supply scheme - $V_{DD}$ = 1.8~3.6V, $V_{DD}$ pin supplies power to the I/O pin and internal voltage regulator. - $V_{SSA}$ , $V_{DDA} = 1.8 \sim 3.6 \text{V}$ , provides power supply for ADC, DAC. $V_{DDA}$ and $V_{SSA}$ must be connected to $V_{DD}$ and SYSCLK TIMCLKSEL V<sub>SS</sub> respectively. ■ $V_{BAT} = 1.8 \sim 3.6 \text{V}$ : When $V_{DD}$ is turned off, it supplies power to RTC, external 32KHz oscillator and backup register. For more information on how to connect the power supply pins, see Figure 4-3 Power supply scheme of #### **2.7 Reset** The power-on reset (POR) and power-down reset (PDR) circuits are integrated inside. This part of the circuit is always in working state to ensure that the system works when the power supply exceeds 1.8V; when $V_{DD}$ is lower than the set threshold ( $V_{POR/PDR}$ ), place the device in reset without using an external reset circuit. ## 2.8 Programmable voltage detector The device has a built-in programmable voltage detector (PVD), which monitors the power supply of $V_{DD}/V_{DDA}$ and compares it with the threshold $V_{PVD}$ . When $V_{DD}$ is lower or higher than the threshold $V_{PVD}$ , an interrupt will be generated. The interrupt handler can send a warning message, and the PVD function needs to be started through the program. See Table 4-6 for values of $V_{POR/PDR}$ and $V_{PVD}$ . ### 2.9 Voltage regulator Voltage regulator operating modes as follow: - MCU run in RUN, SLEEP modes: Main voltage regulator(MR) operates in normal mode - MCU run in STOP0 modes: Main voltage regulator(MR) operates in normal mode or low power mode - MCU run in STOP2, STANDBY mode: Main voltage regulator(MR) shut down and backup domain voltage regulator(BKR) turn on After the chip is reset, the main voltage regulator(MR) operates in normal mode by default. ### 2.10 Low power mode N32G452 series products support five low power consumption modes. ■ SLEEP mode In SLEEP mode, only the CPU stops and all peripherals are active and can wake up the CPU when an interrupt/event occurs. ■ STOP0 mode STOP0 mode is based on the Cortex-M4F deep sleep mode, which can achieve lower power consumption without losing the contents of the SRAM and registers. In STOP0 mode, most of the clocks of the main power domain are turned off, such as PLL, HSI, HSE, and the main voltage regulator is put into normal mode or low power mode. Wake-up: The chip can be woken up from STOP0 mode by any signal configured as EXTI. The EXTI signal can be 16 external EXTI signals (I/O related), PVD output, RTC wake-up, RTC alarm clock, or USB wake-up signal. ■ STOP2 mode STOP2 mode is based on Cortex-M4F deep sleep mode, all core digital logic areas are powered off. The main voltage regulator is turned off and the HSE/HSI/PLL is turned off. CPU registers are maintained, LSE/LSI can be configured to work, all GPIOs are maintained, and peripheral I/O multiplexing functions are not maintained. 16K bytes R-SRAM is kept, other SRAM and register data will be lost. 84 bytes of backup register retention. Wake-up: The chip can be woken up from STOP2 mode by any signal configured as EXTI. The EXTI signal can be 16 external EXTI signals (I/O related), PVD output, RTC periodic wake-up, RTC alarm clock, RTC invasion, NRST reset, IWDG reset. #### ■ STANDBY mode In STANDBY mode, the current consumption is low. Internal voltage regulator is turned off, PLL, HSI RC oscillator and HSE crystal oscillator are also turned off; after entering STANDBY mode, the content of the register will be lost, but the content of the backup register is still retained, R-SRAM can be maintained, Standby circuit still works. An external reset signal on NRST, IWDG reset, a rising edge on the WKUP pin, RTC wake-up, or RTC's alarm can wake the microcontroller from STANDBY mode. #### VBAT mode At any time, whenever VDD is powered down, it will automatically enter VBAT mode. In VBAT mode, except NRST, PA0-WKUP, PC13 TAMPER, PC14, PC15, most I/O pins are in high impedance state. Note: RTC, IWDG and corresponding clock will not be stopped when entering STANDBY mode. ### 2.11 Direct memory access (DMA) The device integrates 2 flexible general-purpose DMA controllers, each DMA controller supports 8 channels, and can manage memory-to-memory, peripheral-to-memory, and memory-to-peripheral data transfers; 2 DMA controllers support ring buffer management, which avoids the interruption of the controller transfer when it reaches the end of the buffer. Each channel has dedicated hardware DMA request logic, and each channel can be triggered by software at the same time. The length of the transfer, the source address and the destination address of the transfer can be individually set by software for each channel. DMA can be used for major peripherals: SPI, I<sup>2</sup>C, USART, advanced/generic/basic timers TIMx, DAC, I<sup>2</sup>S, SDIO, ADC, QSPI. ### 2.12 Real time clock (RTC) RTC is a set of continuously running counters with built-in calendar clock module, which can provide perpetual calendar function, as well as alarm clock interrupt and periodic interrupt (minimum 2 clock cycles) functions. RTC can be powered by $V_{DD}$ or $V_{BAT}$ pin. When $V_{DD}$ is valid, select $V_{DD}$ to supply power. Otherwise, it is powered by VBAT pin, which is automatically selected and switched by hardware. The RTC will not be reset by system or power reset sources, nor will it be reset when waking up from STANDBY mode. The driving clock of RTC can be selected as 32.768KHz external crystal oscillator, internal low-power 40KHz RC oscillator, or any clock source divided by 128 for high-speed external clock. For application scenarios that require very high timing accuracy, it is recommended to use an external 32.768KHz clock as the clock source. At the same time, to compensate for the clock deviation of natural crystals, the RTC clock can be calibrated by outputting a 256Hz signal. The RTC has a 22-bit prescaler for the time base clock, by default when the clock is 32.768kHz it will produce a 1 second long time base. In addition, RTC can be used to trigger wake-up from low-power states. ## 2.13 Timer and watchdog Up to 2 advanced control timers, 4 general-purpose timers and 2 basic timers, as well as 2 watchdog timers and 1 system tick timer. The following Table compares the functions of advanced control timer, general-purpose timer and basic timer: | Timer | Counter<br>resolution | Counter type | Prescaler factor | Generate<br>DMA<br>request | Capture/compare channels | Complementary output | |------------------------------|-----------------------|----------------------|---------------------------------------|----------------------------|--------------------------|----------------------| | TIM1<br>TIM8 | 16 bits | Up, Down,<br>Up/Down | Any integer<br>between 1 and<br>65536 | Y | 4 | Y | | TIM2<br>TIM3<br>TIM4<br>TIM5 | 16 bits | Up, Down,<br>Up/Down | Any integer<br>between 1 and<br>65536 | Y | 4 | N | | TIM6<br>TIM7 | 16 bits | Up | Any integer<br>between 1 and<br>65536 | Y | 0 | N | **Table 2-1 Timer function comparison** ### 2.13.1 Basic timer (TIM6 and TIM7) Basic timers TIM6 and TIM7 each contain a 16-bit auto-reload counter. These two timers are independent of each 16/86 other and do not share any resources. The basic timer can provide a time reference for general purpose timers, and in particular can provide a clock for a digital-to-analog converter (DAC). The basic timer is directly connected to the DAC inside the chip and drives the DAC directly through the trigger output. The main functions of the basic timer are as follows: - 16-bit auto-reload accumulating counter - 16-bit programmable prescaler (the frequency division factor can be configured as any value between 1 and 65536) - Trigger DAC synchronization circuit - Generate interrupt/DMA request on update event ### 2.13.2 General-purpose timer (TIMx) 4 general timers (TIM2, TIM3, TIM4 and TIM5) are mainly used in the following occasions: counting input signals, measuring the pulse width of input signals and generating output waveforms. The main functions of the universal timer include: - 16-bit auto-reload counters. (It can realize up-counting, down-counting, up/down counting) - 16-bit programmable prescaler. (The frequency division factor can be configured with any value between 1 and 65536) - TIM2, TIM3, TIM4 and TIM5 up to 4 channels. - Channel's working modes: PWM output, ouput compare, one-pulse mode output, input capture. - The events that generate the interrupt/DMA are as follows: - ♦ Update event - Trigger event - ♦ Input capture - Output compare - Timer can be controlled by external signal - Timers can be linked together internally for timer synchronization or chaining - Incremental (quadrature) encoder interface: used for tracking motion and resolving rotation direction and position - Hall sensor interface: used to do three-phase motor control - Supports capture of internal comparator output signal #### 2.13.3 Advanced control timer (TIM1 and TIM8) The advanced control timers (TIM1 and TIM8) is mainly used in the following occasions: counting the input signal, measuring the pulse width of the input signal and generating the output waveform, etc. Advanced timers have complementary output function with dead-time insertion and break function. Suitable for motor control. The main functions of the advanced timer include: - 16-bit auto-reload counters. (It can realize up-counting, down-counting, up/down counting) - 16-bit programmable prescaler. (The frequency division factor can be configured with any value between 1 and 65536) - Programmable Repetition Counter - TIM1 up to 4 channels, TIM8 up to 4 channels - 4 capture/compare channels, the working modes are PWM output, ouput compare, one-pulse mode output, input capture. - TIM1 and TIM8 up to 4 capture/compare channels: PWM output, Output compare, One-pulse mode output, Input capture - The events that generate the interrupt/DMA are as follows: - ◆ Update event - ◆ Trigger event - Input capture - Output compare - ♦ Break input - Complementary outputs with adjustable dead-time. - ◆ For TIM1 and TIM8, channel 1,2,3 support this feature. - Timer can be controlled by external signal - Timers can be linked together internally for timer synchronization or chaining - Incremental (quadrature) encoder interface: used for tracking motion and resolving rotation direction and position; - Hall sensor interface: used to do three-phase motor control; ### 2.13.4 SysTick timer (Systick) This timer is dedicated to the real-time operating system and can also be used as a standard down counter. It has the following characteristics: - 24-bit down counter - Automatic reload function - A maskable system interrupt is generated when the counter is 0 - Programmable clock source ### 2.13.5 Watchdog (WDG) Support for two watchdog independent watchdog (IWDG) and window watchdog (WWDG). Two watchdogs provide increased security, time accuracy, and flexibility in use. #### **Independent Watchdog (IWDG)** The independent watchdog is based on a 12-bit decrepit counter and an 3-bit prescaler. It is driven by a separate low-speed RC oscillator that remains active even if the master clock fails and operates in STOP and STANDBY modes. Once activated, if the dog is not fed (clears the watchdog counter) within the set time, the IWDG generates a reset when the counter counts to 0x000. It can be used to reset the entire system in the event of an application problem, or as a free timer to provide time-out management for applications. The option byte can be configured to start the watchdog software or hardware. Reset and low power wake up are available. #### Window Watchdog (WWDG) A window watchdog is usually used to detect software failures caused by an application deviating from the normal running sequence due to external interference or unforeseen logical conditions. Unless the decline counter value is flushed before the T6 bit becomes zero, the watchdog circuit generates an MCU reset when the preset time period is reached. If the 7-bit decrement counter value (in the control register) is flushed before the decrement counter reaches the window register value, then an MCU reset will also occur. This indicates that the decrement counter needs to be refreshed in a finite time window. #### Main features: ■ WWDG is driven by the clock obtained by dividing APB1 clock Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North. Nanshan District, Shenzhen, 518057, P.R.China - Programmable free-running decrement counter - Conditional reset: - When the decrement counter is less than 0x40, a reset is generated (if the watchdog is started) - A reset occurs when the decrement counter is reloaded outside the window (if the watchdog is started) - If the watchdog is enabled and interrupts are allowed, an early wake up interrupt (EWINT) occurs when the decrement counter equals 0x40, which can be used to reload the counter to avoid WWDG reset ### 2.14 I<sup>2</sup>C bus interface The device integrates up to 4 independent I2C bus interfaces, which provide multi-host function and control all I2C bus-specific timing, protocol, arbitration and timeout. Supports multiple communication rate modes (up to 1MHz), supports DMA operations and is compatible with SMBus 2.0. The I2C module provides multiple functions, including CRC generation and verification, System Management Bus(SMBus), and Power Management Bus(PMBus). The main functions of the I2C interface are described as follows: - Multi-master function: this module can be used as master device or slave device; - I2C master device function: - Generate a clock; - Generate start and stop signals; - I2C slave device function: - Programmable address detection; - I2C interface supports 7-bit or 10-bit addressing and dual-slave address response capability in 7-bit slave mode. - Stop bit detection; - Generate and detect 7-bit / 10-bit addresses and broadcast calls; - Support different communication speeds; - Standard speed (up to 100 kHz); - Fast (up to 400 kHz); - lack Fast + (up to 1MHz); - Status flags: - Transmitter/receiver mode flag; - Byte transfer complete flag; - ◆ I2C bus busy flag; - Error flags: - Arbitration is missing in Master mode - Acknowledge (ACK) error after address/data transfer; - Error start or stop condition detected - Overrun or underrun when clock extending is disable; - Two interrupt vectors: - 1 interrupt for address/data communication success; - 1 interrupt for an error; - Optional extend clock function Nanshan District, Shenzhen, 518057, P.R.China - DMA of single-byte buffers; - Generation or verification of configurable PEC(Packet error detection) - In transmit mode, the PEC value can be transmitted as the last byte - PEC error check for the last received byte - SMBus 2.0 compatible - ◆ Timeout delay for 25ms clock low - ◆ 10 ms accumulates low clock extension time of master device - ◆ 25 ms accumulates low clock extension time of slave device - ◆ PEC generation/verification of hardware with ACK control - Support address resolution protocol (ARP) - PMBus compatible ### 2.15 Universal synchronous/asynchronous transceiver (USART) N32G452 series products integrate up to 7 serial transceiver interfaces, including 3 universal synchronous/asynchronous transceivers (USART1/USART2/USART3) and 4 universal asynchronous transceivers (UART4/UART5/UART6/UART7). These 7 interfaces provide asynchronous communication, support for IrDA SIR ENDEC transmission codec, multi-processor communication mode, single-line half-duplex communication mode, and LIN master/slave function. The communication rate of USART1/UART6/UART7 interface can reach 4.5Mbit/sec, and the communication rate of other interfaces can reach 2.25Mbit/sec. The USART1 and USART2 interfaces have hardware CTS and RTS signal management, ISO7816-compatible smart card mode, and SPI-like communication mode, all of which can use DMA operations. The main features of USART are as follows: - Full duplex, asynchronous communication - NRZ standard format - Fractional baud rate generator system, baud rate programmable, used for sending and receiving, up to 4.5 Mbits/s - Programmable data word length (8 or 9 bits) - Configurable stop bit, supporting 1 or 2 stop bits - LIN master's ability to send synchronous interrupters and LIN slave's ability to detect interrupters. When USART hardware is configured as LIN, it generates 13 bit interrupters and detects 10/11 bit interrupters - Output sending clock for synchronous transmission - IRDA SIR encoder decoder, supports 3/16 bit duration in normal mode - Smart card simulation function - ◆ The smart card interface supports the asynchronous smart card protocol defined in ISO7816-3 - 0.5 and 1.5 stop bits for smart cards - Single-wire half duplex communication - Configurable multi-buffer communication using DMA, receiving/sending bytes in SRAM using centralized DMA buffer - Independent transmitter and receiver enable bits - Test flag - Receive buffer is full - ◆ Send buffer empty - ◆ End of transmission flag - Parity control - Send parity bit - Verify the received data - Four error detection flags - Overflow error - Noise error - ◆ Frame error - Parity error - 10 USART interrupt sources with flags - ◆ CTS change - ◆ LIN disconnect detection - Send data register is empty - Send complete - ◆ Received data register is full - Bus was detected to be idle - Overflow error - ◆ Frame error - Noise error - ◆ Parity the error - Multi-processor communication, if the address does not match, then enter the silent mode; - Wake up from silent mode (via idle bus detection or address flag detection) - Mode configuration: | USART modes | USART1 | USART2 | USART3 | UART4 | UART5 | UART6 | UART7 | |---------------------------------|--------|--------|--------|-------|-------|-------|-------| | Asynchronous mode | Y | Y | Y | Y | Y | Y | Y | | Hardware flow control | Y | Y | Y | N | N | N | N | | Multi-cache communication (DMA) | Y | Y | Y | Y | Y | Y | Y | | Multiprocessor communication | Y | Y | Y | Y | Y | Y | Y | | Synchronize | Y | Y | Y | N | N | N | N | | Smart card | Y | Y | Y | N | N | N | N | | Half duplex (single line mode) | Y | Y | Y | Y | Y | Y | Y | | IrDA | Y | Y | Y | Y | Y | Y | Y | | LIN | Y | Y | Y | Y | Y | Y | Y | ## 2.16 Serial peripheral interface (SPI) The device integrates 3 SPI interfaces, reusable as an I<sup>2</sup>S interface, SPI shares resources with I<sup>2</sup>S. SPI allow the chip to communicate with peripheral devices in a half/full duplex, synchronous, serial manner. This interface can be configured in master mode and provides a communication clock (SCK) for external slave devices. Interfaces can also work in a multi-master configuration. It can be used for a variety of purposes, including two-line simplex synchronous transmission using a two-way data line, and reliable communication using CRC checks. The main functions of SPI interfaces are as follows: - 3-wire full-duplex synchronous transmission - Two-wire simplex synchronous transmission with or without a third bidirectional data line - 8 or 16 bit transmission frame format selection - Master or slave operations - Support multi-master mode - 8 master mode baud rate predivision frequency coefficient (maximum f<sub>PCLK</sub>/2) - Slave mode frequency (maximum $f_{PCLK}/2$ ) - Fast communication between master mode and slave mode - NSS can be managed by software or hardware in both master and slave modes: dynamic change of master/slave modes - Programmable clock polarity and phase - Programmable data order, MSB before or LSB before - Dedicated send and receive flags that trigger interrupts - SPI bus busy flag; - Hardware CRC for reliable communication; - ◆ In send mode, the CRC value can be sent as the last byte; - ◆ In full-duplex mode, CRC is automatically performed on the last byte received. - Master mode failures, overloads, and CRC error flags that trigger interrupts - Single-byte send and receive buffer with DMA capability: generates send and receive requests - Maximum speed: SPI1 interface 36Mbps, SPI2/SPI3 interface 18Mbps ## 2.17 Serial audio interface (I<sup>2</sup>S) I<sup>2</sup>S is a 3-pin synchronous serial interface communication protocol. The device integrates 2 standard I2S interfaces (multiplexed with SPI) and can operate in master or slave mode. I<sup>2</sup>S can be configured for 16-bit, 24-bit or 32-bit transmission, or as input or output channels, supporting audio sampling frequencies from 8KHz to 96KHz. It supports four audio standards, including Philips I<sup>2</sup>S, MSB and LSB alignment, and PCM. It can work in master and slave mode in half duplex communication. When it acts as a master device, it provides clock signals to external slave devices through an interface. The main functions of I<sup>2</sup>S interface are as follows; - Simplex communication (send or receive only) - Master or slave operations - 8-bit linear programmable prescaler for accurate audio sampling frequencies (8 KHZ to 96KHz) - The data format can be 16, 24, or 32 bits - Audio channel fixed packet frame is 16 bit (16 bit data frame) or 32 bit (16, 24 or 32 bit data frame) - Programmable clock polarity (steady state) - The overflows flag bit in slave sending mode and the overflows flag bit in master/slave receiving mode - 16-bit data registers are used for sending and receiving, with one register at each end of the channel - Supported I<sup>2</sup>S protocols: - ◆ I<sup>2</sup>S Philips standard - ◆ MSB alignment standard (left aligned) - ◆ LSB alignment standard (right aligned) - ◆ PCM standard (16-bit channel frame with long or short frame synchronization or 16-bit data frame extension to 32-bit channel frame) - The data direction is always MSB first - Both send and receive have DMA capability - The master clock can be output to external audio devices at a fixed rate of 256xFs(Fs is the audio sampling frequency) ### 2.18 Quard serial peripheral interface (QSPI) Integrated 1 channel QSPI single-host mode, can work in two modes of indirect and memory mapping. The main features of the QSPI controller are as follows: - Can be configured as Single SPI/Dual SPI/Quard SPI mode. In Single mode, it supports standard SPI operation and can work in half-duplex and full-duplex modes - The operation mode of SPI can be configured in indirect mode or memory mapping mode, the command code in the instruction stage can be configured, and the alternate byte or mode byte in the alternate byte stage or mode stage can be configured - Support 8-bit, 16-bit, 32-bit data access mode - Data transceiver FIFO - Support DMA operation - Support FIFO interrupt, operation completion interrupt, timeout interrupt, data access error interrupt - Maximum speed supports 4×36Mbps - In indirect mode or memory mapping mode, the operation is divided into instruction stage, address stage, alternate byte stage, Dummy stage, and data stage. These stages can be configured to be skipped ## 2.19 Secure digital input output interface (SDIO) Secure Digital Input and Output (Secure Digital Input and Output), referred to as SDIO interface, SDIO host interface provides an operation interface between AHB peripheral bus and Multimedia Card (MMC), SD memory card, SDIO card devices. SDIO host functions are as follows: - Support "MultiMediaCard System Specification Version 4.2", support 1-bit (default), 4-bit and 8-bit data bus, forward compatible with earlier MMC protocol - Support "SD Memory Card Specifications Version 2.0" - Support "SD I/O Card Specification Version 2.0", support 1-bit (default) and 4-bit data format - SDIO clock rate up to 48MHz - SDIO does not support SPI communication ## 2.20 Controller Area Network (CAN) The device integrates 2 channel CAN bus interface compatible with 2.0A and 2.0B (active) specifications, with bit rates up to 1Mbps. It can receive and send standard frames with 11-bit identifiers, as well as extended frames with 29-bit identifiers. #### Main features: - Support CAN protocol 2.0A and 2.0B active mode - Baud rate up to 1Mbps - Supports time-triggered communication - Send - ◆ 3 sending mailboxes - The priority of sent packets can be configured by software - Records the timestamp of the time when the SOF was sent - Receive - ◆ Level 3 depth of 2 receiving FIFO - Variable filter group: - ◆ There are 14 filter groups - ♦ Identifier list - ◆ The FIFO overflow processing mode is configurable - ◆ Record the time stamp of the receipt of the SOF - Time-triggered communication mode - ◆ Disable automatic retransmission mode - ◆ 16-bit free run timer - ◆ Timestamp can be sent in the last 2 bytes of data - Management - Interrupt masking - ◆ The mailbox occupies a separate address space to improve software efficiency ### 2.21 Universal serial bus (USB) N32G452 series products embed a full-speed USB-compatible device controller and follow the full-speed USB device (12Mbit/s) standard. The endpoints can be configured by software and have suspend/resume functions. The USB-specific 48MHz clock is directly generated by the internal main PLL (to ensure communication stability, the clock source must be an HSE external high-speed crystal). The main features of the USB device controller are as follows: - Comply with the technical specifications of USB2.0 full-speed devices - Configurable from 1 to 8 USB endpoints - CRC (Cyclic Redundancy Check) generation/checking, non-return-to-zero (NRZI) reverse encoding/decoding and bit stuffing - Double buffer mechanism supporting bulk/sync endpoints - Support USB suspend/resume operation - Frame lock clock pulse generation - USB DP signal line supports internal 1.5K pull-up resistor (firmware control), with an accuracy of ±5% ## 2.22 General purpose input and output interface (GPIO) Up to 97 GPIO, which are divided into 7 groups (GPIOA/GPIOB/GPIOC/GPIOD/GPIOE/GPIOF/GPIOG), each group has 16 ports(F group has 10 ports, G group has 7 ports). Each GPIO pin can be configured by software as an output (push pull or open drain), input (with or without pull-up/pull-down), or multiplexing peripheral function port. Most GPIO pins are shared with digital or analog multiplexing peripherals, and some I/O pins are multiplexed with clock pins. All GPIO pins except ports with analog input capability have high current passing capability. The main features of GPIO are described as follows: ■ Each bit of the GPIO port can be configured separately by the software into multiple modes: - Input floating - ◆ Input pull up (weak pull up) - ◆ Input pull down (weak pull down) - Analog input - Open drain output - Push-pull output - Push-pull multiplexing function - ◆ Open drain multiplexing function - General I/O (GPIO) - During and just after reset, the alternate functions are not enabled, except for BOOT0 and BOOT1(BOOT0 and BOOT1 are input pull-down) and NRST pin, the I/O port is configured to analog input mode. - ◆ During and just after reset, the alternate function is not turned on, the I/O port is configured as analog input mode, and after reset, the JTAG pin is placed in input pull-up or pull-down mode: - ✓ JTDI in pull-up mode; - ✓ JTCK in drop down mode; - ✓ JTMS in pull-up mode; - ✓ NJTRST is placed in pull-up mode - ◆ When configured as output, values written to the output data registers are output to the appropriate I/O pins. Can be output in push pull mode or open drain mode - Separate bit setting or bit clearing functions - External interrupt/wake up: All ports have external interrupt capability. In order to use external interrupts, ports must be configured in input mode - Alternate function: port bit configuration register must be programmed before using default alternate function - GPIO lock mechanism, which freezes I/O configurations. When a LOCK is performed on a port bit, the configuration of the port bit cannot be changed until the next reset ## 2.23 Analog/digital converter (ADC) Up to 2 successive comparison ADC with 12-bit 5Msps sampling rate, support single-ended input and differential input, can measure 18 external and 3 internal signal sources. ADC1 support 9 external channels, ADC2 supports 12 external channels, some pins share two ADC channels. The main features of ADC are described as follows: - Support 12/10/8/6-bit resolution configurable - ◆ The highest sampling rate at 12bit resolution is 5.14MSPS - ◆ The maximum sampling rate at 10bit resolution is 6MSPS - ◆ The maximum sampling rate at 8bit resolution is 7.2MSPS - ◆ The maximum sampling rate at 6bit resolution is 9MSPS - ADC clock source is divided into working clock source, sampling clock source and timing clock source - ◆ AHB\_CLK can be configured as the working clock source, up to 144MHz - ◆ PLL can be configured as a sampling clock source, up to 72MHZ, support 1,2,4,6,8,10,12,16,32, 64,128,256 frequency division - ◆ AHB\_CLK can be configured as the sampling clock source, up to 72MHz, and supports frequency 1,2,4,6,8,10,12,16,32 - ◆ The timing clock is used for internal timing functions and the frequency must be configured to 1MHz - Supports timer trigger ADC sampling - Interrupts when conversion ends, injection conversion ends, and analog watchdog events occur - Single and continuous conversion modes - Automatic scan mode from channel 0 to channel N - Support for self-calibration - Data alignment with embedded data consistency - Sampling intervals can be programmed separately by channel - Both regular conversions and injection conversions have external triggering options - Continuous mode - Dual ADC mode, ADC1 and ADC2 combination - ADC power supply requirements: 1.8V to 3.6V - ADC input range: $VREF \leq VIN \leq VREF +$ - ADC can use DMA operations, and DMA requests are generated during regular channel conversion. - Analog watchdog function can monitor one, multiple, or all selected channels with great precision. When the monitored signal exceeds the preset threshold, an interruption will occur. ## 2.24 Digital-to-analog converter (DAC) Support 2 digital-to-analog converters (DAC). DAC is a digital-to-analog converter with 12-bit digital input and voltage output. The DAC module has 2 output channels, each channel has a separate converter, and the 2 DAC can be used at the same time without affecting each other. The DAC can input the reference voltage VREF+ through the pin to obtain more accurate conversion results. This dual digital interface supports the following functions: - 2 DAC converters: each with an output channel - Configurable 8-bit or 12-bit output - Configurable left and right data alignment in 12-bit mode - Update function - Generate noise wave - Generate triangular wave - Dual DAC channel independent or synchronous conversion - Every channel can use DMA function. - External trigger for conversion - Input voltage VREF+ ## 2.25 Temperature sensor (TS) The temperature sensor produces a voltage that varies linearly with temperature in range of $1.8V < V_{\rm DDA} < 3.6V$ . The temperature sensor is internally connected to the input channel of ADC1\_IN16 for converting the output of the sensor to a digital value. ## 2.26 Cyclic redundancy check calculation unit (CRC) Integrated CRC32 and CRC16 functions, the cyclic redundancy check (CRC) calculation unit is based on a fixed generation polynomial to obtain any CRC calculation results. In many applications, CRC-based techniques are used to verify data transfer or storage consistency. Within the scope of the EN/IEC 60335-1 standard, which provides a means of detecting flash memory errors, CRC cells can be used to calculate signatures of software in real time and compare them with signatures generated when linking and generating the software. The CRC has the following features: - CRC16: supports polynomials $X^{16} + X^{15} + X^2 + X^0$ - $\blacksquare \quad \text{CRC32: supports polynomials } X^{32} + X^{26} + X^{23} + X^{22} + X^{16} + X^{12} + X^{11} + X^{10} + X^8 + X^7 + X^5 + X^4 + X^2 + X + 1$ - CRC16 calculation time: 1 AHB clock cycles (HCLK) - CRC32 calculation time: 1 AHB clock cycles (HCLK) - The initial value for cyclic redundancy computing is configurable - Support DMA mode ## 2.27 Security Acceleration Engine (SAC) Embedded algorithm hardware acceleration engine supports a variety of international algorithms and national cryptographic symmetric cryptographic algorithms and hash cryptographic algorithm acceleration, which can greatly improve the encryption and decryption speed compared with pure software algorithms. The supported algorithms of hardware are as follows: - Support DES symmetric algorithm - ◆ DES and 3DES encryption and decryption operations are supported - ◆ TDES supports 2KEY and 3KEY modes. - Support CBC and ECB modes - AES symmetric algorithm is supported - ◆ 128bit/192bit/256bit key length is supported - ◆ Support CBC, ECB and CTR modes - Support SHA hash algorithm - Support SHA1/SHA224/SHA256 - Support MD5 summarization algorithm - Support symmetric national secret SM1, SM4, SM7 algorithm and SM3 hash algorithm. ## 2.28 Unique device serial number (UID) N32G452 series products have two built-in unique device serial numbers of different lengths, which are 96-bit Unique Device ID (UID) and 128-bit Unique Customer ID (UCID). These two device serial numbers are stored in the system configuration block of flash memory. The information they contain is written at the time of delivery and is guaranteed to be unique to any of the N32G452 series microcontrollers under any circumstances and can be read by user applications or external devices through the CPU or JTAG/SWD interface and cannot be modified. The 96-bit UID is usually used as a serial number or password. When writing flash memory, this unique identifier is combined with software encryption and decryption algorithm to further improve the security of code in flash memory. UCID is 128-bit, which complies with the definition of national technology chip serial number. It contains the information related to chip production and version. Nanshan District, Shenzhen, 518057, P.R.China # 2.29 Serial single-wire JTAG debug port (SWJ-DP) Embedded ARM SWJ-DP interface, which is a combination of JTAG and serial single-line debugging interface, can achieve serial single-line debugging interface or JTAG interface connection. The JTMS and JTCK signals of JTAG share pins with SWDIO and SWCLK respectively, and a special signal sequence on the JTMS pin is used to switch between JTAG-DP and SW-DP. # 3 Pinouts and description ### 3.1 Pinouts ## 3.1.1 LQFP48 Figure 3-1 N32G452 Series LQFP48 pinout ## 3.1.2 LQFP64 Figure 3-2 N32G452 Series LQFP64 pinout ## 3.1.3 LQFP80 Figure 3-3 N32G452 Series LQFP80 pinout ## 3.1.4 LQFP100 Figure 3-4 N32G452 Series LQFP100 pinout ## 3.1.5 LQFP128 Figure 3-5 N32G452 Series LQFP128 pinout ### 3.2 Pin definition **Table 3-1 Pin definition** | | Package | | | | | <b>←</b> | | (6) | Main | Optional multiplexing function of (6) (8) | | | |--------|------------|---|---|-------------|----------|---------------------|-----------|--------------------------|----------------------------------------|-------------------------------------------|----------|--| | LQFP48 | LQF<br>P64 | | | LQF<br>P128 | Pin name | Type (1)<br>Default | I / O (2) | Fail-safe <sup>(9)</sup> | functions <sup>(3)</sup> (after reset) | Default | Redefine | | | - | - | 1 | 1 | 1 | PE2 | I/O | FT | Yes | PE2 | UART6_TX | - | | | | Package | | ge | | | <u> </u> | _ | 6 | | Optional multiple | xing function of (6) | |--------|------------|----|----|-------------|---------------------------------|---------------------|------------------|--------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------| | LQFP48 | LQF<br>P64 | | | LQF<br>P128 | Pin name | Type (1)<br>Default | (z) <b>O</b> / I | Fail-safe <sup>(9)</sup> | Main<br>functions <sup>(3)</sup><br>(after reset) | Default | Redefine | | - | - | 2 | 2 | 2 | PE3 | I/O | FT | Yes | PE3 | UART6_RX | - | | - | - | 1 | 3 | 3 | PE4 | I/O | FT | Yes | PE4 | - | - | | - | - | - | 4 | 4 | PE5 | I/O | FT | Yes | PE5 | - | - | | - | - | - | 5 | 5 | PE6 | I/O | FT | Yes | PE6 | - | - | | 1 | 1 | 3 | 6 | 6 | VBAT | S | - | - | VBAT | - | - | | 2 | 2 | 4 | 7 | 7 | PC13-TAMPER- RTC <sup>(4)</sup> | I/O | TC | Yes | PC13 <sup>(5)</sup> | TAMPER-RTC | - | | 3 | 3 | 5 | 8 | 8 | PC14- OSC32_IN <sup>(4)</sup> | I/O | TC | Yes | PC14 <sup>(5)</sup> | OSC32_IN | - | | 4 | 4 | 6 | 9 | 9 | PC15- OSC32_OUT <sup>(4)</sup> | I/O | TC | Yes | PC15 <sup>(5)</sup> | OSC32_OUT | - | | - | - | - | - | 10 | PF0 | I/O | FT | Yes | PF0 | - | QSPI_NSS | | - | - | - | - | 11 | PF1 | I/O | FT | Yes | PF1 | - | QSPI_CLK | | - | - | - | - | 12 | PF2 | I/O | ТТа | No | PF2 | ADC12_IN10 <sup>(10)</sup> | QSPI_IO0 | | - | - | - | - | 13 | PF3 | I/O | FT | Yes | PF3 | - | QSPI_IO1 | | - | - | - | - | 14 | PF4 | I/O | TTa | No | PF4 | ADC1_IN5 <sup>(9)</sup> | QSPI_IO2<br>I2C3_SCL | | - | - | - | - | 15 | PF5 | I/O | FT | Yes | PF5 | - | QSPI_IO3<br>I2C3_SDA | | - | - | - | 10 | 16 | VSS_5 | S | - | - | VSS_5 | - | - | | - | - | - | 11 | 17 | VDD_5 | S | - | - | VDD_5 | - | - | | 5 | 5 | 7 | 12 | 18 | OSC_IN <sup>(7)</sup> | I | TC | Yes | OSC_IN | - | - | | 6 | 6 | 8 | 13 | 19 | OSC_OUT <sup>(7)</sup> | О | TC | No | OSC_OUT | - | - | | 7 | 7 | 9 | 14 | 20 | NRST | I/O | - | - | NRST | - | - | | - | 8 | 10 | 15 | 21 | PC0 | I/O | ТТа | No | PC0 | ADC12_IN6 <sup>(10)</sup><br>I2C3_SCL | UART6_TX | | - | 9 | 11 | 16 | 22 | PC1 | I/O | TTa | No | PC1 | ADC12_IN7 <sup>(10)</sup><br>I2C3_SDA | UART6_RX | | - | 10 | 12 | 17 | 23 | PC2 | I/O | ТТа | No | PC2 | ADC12_IN8 <sup>(10)</sup> | UART7_TX<br>SPI3_NSS<br>I2S3_WS | | - | 11 | 13 | 18 | 24 | PC3 | I/O | ТТа | No | PC3 | ADC12_IN9 <sup>(10)</sup> | UART7_RX<br>SPI3_SCK<br>I2S3_CK | | 8 | 12 | 14 | 19 | 25 | VSSA | S | - | - | VSSA | - | - | | L° | 12 | 14 | 20 | 26 | VREF- | S | - | - | VREF- | - | - | | 9 | 12 | 15 | 21 | 27 | VREF+ | S | - | - | VREF+ | | - | | | 13 | 15 | 22 | 28 | VDDA | S | - | - | VDDA | - | - | | 10 | 14 | 16 | 23 | 29 | PA0-WKUP | I/O | TTa | No | PA0 | WKUP<br>USART2_CTS<br>ADC1_IN1 <sup>(9)</sup><br>TIM2_CH1_ETR<br>TIM5_CH1<br>TIM8_ETR | SPI3_MISO | | | P | ackag | ge | | | | | 6) | | Optional multiple | | |--------|------------|------------|-------------|-------------|----------|---------------------|-----------|--------------------------|---------------------------------------------------|---------------------------------------------------------------------------|-----------------------| | LQFP48 | LQF<br>P64 | LQF<br>P80 | LQF<br>P100 | LQF<br>P128 | Pin name | Type (1)<br>Default | I / O (2) | Fail-safe <sup>(9)</sup> | Main<br>functions <sup>(3)</sup><br>(after reset) | Default | Redefine | | 11 | 15 | 17 | 24 | 30 | PA1 | I/O | ТТа | No | PA1 | USART2_RTS<br>ADC1_IN2 <sup>(9)</sup><br>TIM5_CH2<br>TIM2_CH2 | SPI3_MOSI<br>I2S3_SD | | 12 | 16 | 18 | 25 | 31 | PA2 | I/O | ТТа | No | PA2 | USART2_TX<br>TIM5_CH3<br>ADC12_IN11 <sup>(10)</sup><br>TIM2_CH3 | - | | 13 | 17 | 19 | 26 | 32 | PA3 | I/O | ТТа | No | PA3 | USART2_RX<br>TIM5_CH4<br>ADC1_IN4 <sup>(9)</sup><br>TIM2_CH4 | - | | - | 18 | 20 | 27 | 33 | VSS_4 | S | - | - | VSS_4 | - | - | | - | 19 | 21 | 28 | 34 | VDD_4 | S | - | - | VDD_4 | - | - | | 14 | 20 | 22 | 29 | 35 | PA4 | I/O | ТТа | No | PA4 | SPI1_NSS<br>USART2_CK<br>DAC_OUT1<br>ADC2_IN1 <sup>(9)</sup><br>QSPI_NSS | I2C2_SCL | | 15 | 21 | 23 | 30 | 36 | PA5 | I/O | ТТа | No | PA5 | SPI1_SCK<br>DAC_OUT2<br>ADC2_IN2 <sup>(9)</sup><br>QSPI_SCK | I2C2_SDA | | 16 | 22 | 24 | 31 | 37 | PA6 | I/O | ТТа | No | PA6 | SPI1_MISO<br>TIM8_BKIN<br>ADC1_IN3 <sup>(9)</sup><br>TIM3_CH1<br>QSPI_IO0 | TIM1_BKIN | | 17 | 23 | 25 | 32 | 38 | PA7 | I/O | ТТа | No | PA7 | SPI1_MOSI<br>TIM8_CH1N<br>ADC2_IN4 <sup>(9)</sup><br>TIM3_CH2<br>QSPI_IO1 | TIM1_CH1N | | - | 24 | 26 | 33 | 39 | PC4 | I/O | ТТа | No | PC4 | ADC2_IN5 <sup>(9)</sup><br>QSPI_IO2<br>UART7_TX | I2C3_SCL | | - | 25 | 27 | 34 | 40 | PC5 | I/O | ТТа | No | PC5 | ADC2_IN12 <sup>(10)</sup><br>QSPI_IO3<br>UART7_RX | I2C3_SDA | | 18 | 26 | 28 | 35 | 41 | PB0 | I/O | TC | No | PB0 | TIM3_CH3<br>TIM8_CH2N | TIM1_CH2N<br>UART6_TX | | 19 | 27 | 29 | 36 | 42 | PB1 | I/O | ТТа | No | PB1 | ADC2_IN3 <sup>(9)</sup><br>TIM3_CH4<br>TIM8_CH3N | TIM1_CH3N<br>UART6_RX | | 20 | 28 | 30 | 37 | 43 | PB2 | I/O | ТТа | No | PB2/BOOT1 | ADC2_IN13 <sup>(10)</sup> | UART4_TX<br>SPI1_NSS | | - | - | - | - | 44 | VSS_6 | S | - | - | VSS_6 | - | - | | - | - | - | - | 45 | VDD_6 | S | - | - | VDD_6 | - | - | | - | - | - | - | 46 | PF12 | I/O | FT | Yes | PF12 | - | - | | - | - | - | - | 47 | PF13 | I/O | FT | Yes | PF13 | - | - | | | P | ackag | ge | | | | | <u> </u> | | Optional multiple | exing function of (6) | |--------|------------|------------|-------------|-------------|----------|---------------------|-----------|--------------------------|---------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------| | LQFP48 | LQF<br>P64 | LQF<br>P80 | LQF<br>P100 | LQF<br>P128 | Pin name | Type (1)<br>Default | I / O (2) | Fail-safe <sup>(9)</sup> | Main<br>functions <sup>(3)</sup><br>(after reset) | Default | Redefine | | - | - | - | - | 48 | PF14 | I/O | FT | Yes | PF14 | - | - | | - | - | - | - | 49 | PF15 | I/O | FT | Yes | PF15 | - | - | | - | - | 31 | 38 | 50 | PE7 | I/O | TC | No | PE7 | - | TIM1_ETR<br>UART4_RX<br>SPI1_SCK | | - | - | 32 | 39 | 51 | PE8 | I/O | TC | No | PE8 | - | TIM1_CH1N<br>UART5_TX<br>SDIO_D0<br>SPI1_MISO | | - | - | 33 | 40 | 52 | PE9 | I/O | TC | No | PE9 | - | TIM1_CH1<br>UART5_RX<br>SDIO_D1<br>SPI1_MOSI | | - | - | - | - | 53 | VSS_7 | S | - | - | VSS_7 | - | - | | - | - | - | - | 54 | VDD_7 | S | - | - | VDD_7 | - | - | | - | - | 34 | 41 | 55 | PE10 | I/O | TC | No | PE10 | - | TIM1_CH2N<br>SDIO_D2<br>SPI2_NSS<br>I2S2_WS | | - | - | 35 | 42 | 56 | PE11 | I/O | TC | No | PE11 | - | TIM1_CH2<br>SDIO_D3<br>SPI2_SCK<br>I2S2_CK | | - | - | 36 | 43 | 57 | PE12 | I/O | TC | No | PE12 | - | TIM1_CH3N<br>SDIO_CK<br>SPI2_MISO | | - | - | 37 | 44 | 58 | PE13 | I/O | TC | No | PE13 | - | TIM1_CH3<br>SPI2_MOSI<br>I2S2_SD<br>SDIO_CMD | | - | - | - | 45 | 59 | PE14 | I/O | TC | No | PE14 | - | TIM1_CH4 | | - | - | - | 46 | 60 | PE15 | I/O | TC | No | PE15 | - | TIM1_BKIN | | 21 | 29 | 38 | 47 | 61 | PB10 | I/O | TC | Yes | PB10 | I2C2_SCL<br>USART3_TX | TIM2_CH3 | | 22 | 30 | 39 | 48 | 62 | PB11 | I/O | TC | No | PB11 | I2C2_SDA<br>USART3_RX | TIM2_CH4 | | 23 | 31 | 40 | 49 | 63 | VSS_1 | S | - | - | VSS_1 | - | - | | 24 | 32 | 41 | 50 | 64 | VDD_1 | S | - | - | VDD_1 | - | - | | 25 | 33 | 42 | 51 | 65 | PB12 | I/O | TC | No | PB12 | SPI2_NSS<br>I2S2_WS<br>I2C2_SMBA<br>USART3_CK<br>TIM1_BKIN<br>CAN2_RX | - | | 26 | 34 | 43 | 52 | 66 | PB13 | I/O | TC | No | PB13 | SPI2_SCK<br>I2S2_CK<br>USART3_CTS<br>TIM1_CH1N<br>CAN2_TX | UART5_TX | | | P | ackag | ge | | | | | 6 | | | exing function of (6) | |--------|------------|-------|----|-------------|--------------|---------------------|-------------------------------|--------------------------|---------------------------------------------------|---------------------------------------------|------------------------------------------------| | LQFP48 | LQF<br>P64 | | | LQF<br>P128 | Pin name | Type (1)<br>Default | $\mathbf{I}/\mathbf{O}^{(2)}$ | Fail-safe <sup>(9)</sup> | Main<br>functions <sup>(3)</sup><br>(after reset) | Default | Redefine | | 27 | 35 | 44 | 53 | 67 | PB14 | I/O | TC | No | PB14 | SPI2_MISO<br>TIM1_CH2N<br>USART3_RTS | UART5_RX | | 28 | 36 | 45 | 54 | 68 | PB15 | I/O | TC | No | PB15 | SPI2_MOSI<br>I2S2_SD<br>TIM1_CH3N | - | | - | - | 46 | 55 | 69 | PD8 | I/O | TC | No | PD8 | - | USART3_TX<br>SPI3_NSS<br>I2S3_WS<br>CAN1_RX | | - | - | 47 | 56 | 70 | PD9 | I/O | TC | No | PD9 | - | USART3_RX<br>SPI3_SCK<br>I2S3_CK<br>CAN1_TX | | - | - | 48 | 57 | 71 | PD10 | I/O | TC | No | PD10 | - | USART3_CK<br>CAN2_RX | | - | - | - | 58 | 72 | PD11 | I/O | TC | No | PD11 | - | USART3_CTS<br>CAN2_TX<br>SPI3_MISO | | - | - | - | - | 73 | VSS_8 | S | - | - | VSS_8 | - | - | | - | - | - | - | 74 | VDD_8 | S | - | - | VDD_8 | - | - | | - | - | - | 59 | 75 | PD12 | I/O | TC | No | PD12 | - | TIM4_CH1<br>USART3_RTS<br>SPI3_MOSI<br>I2S3_SD | | - | 1 | - | 60 | 76 | PD13 | I/O | TC | No | PD13 | - | TIM4_CH2 | | - | - | 49 | 61 | 77 | PD14 | I/O | TC | No | PD14 | - | TIM4_CH3<br>I2C4_SCL<br>TIM8_CH1 | | - | - | 50 | 62 | 78 | PD15 | I/O | FT | Yes | PD15 | - | TIM4_CH4<br>I2C4_SDA<br>TIM8_CH2 | | - | - | - | - | 79 | PG0 | I/O | FT | Yes | PG0 | - | UART7_TX | | - | - | - | - | 80 | PG1 | I/O | FT | Yes | PG1 | - | UART7_RX | | - | - | - | - | 81 | PG2 | I/O | FT | Yes | PG2 | - | I2C2_SCL | | - | - | - | - | 82 | PG3 | I/O | FT | Yes | PG3 | - | I2C2_SDA | | - | - | - | - | 83 | VSS_9 | S | - | - | VSS_9 | - | - | | - | 37 | 51 | 63 | 84 | VDD_9<br>PC6 | I/O | TC | Yes | VDD_9<br>PC6 | I2S2_MCK TIM8_CH1 SDIO_D6 I2C4_SCL | TIM3_CH1<br>SPI2_NSS<br>I2S2_WS<br>USART2_CTS | | - | 38 | 52 | 64 | 86 | PC7 | I/O | TC | Yes | PC7 | I2S3_MCK<br>TIM8_CH2<br>SDIO_D7<br>I2C4_SDA | TIM3_CH2<br>SPI2_SCK<br>I2S2_CK<br>USART2_RTS | | | P | ackag | ge | | | | | 6 | | | exing function of (6) | |--------|------------|-------|----|-------------|----------|---------------------|-------------------------------|--------------------------|---------------------------------------------------|--------------------------------------------|------------------------------------------------------------| | LQFP48 | LQF<br>P64 | | | LQF<br>P128 | Pin name | Type (1)<br>Default | $\mathbf{I}/\mathbf{O}^{(2)}$ | Fail-safe <sup>(9)</sup> | Main<br>functions <sup>(3)</sup><br>(after reset) | Default | Redefine | | - | 39 | 53 | 65 | 87 | PC8 | I/O | TC | Yes | PC8 | TIM8_CH3<br>SDIO_D0 | TIM3_CH3<br>SPI2_MISO<br>USART2_TX | | - | 40 | 54 | 66 | 88 | PC9 | I/O | TC | Yes | PC9 | TIM8_CH4<br>SDIO_D1 | TIM3_CH4<br>SPI2_MOSI<br>I2S2_SD<br>USART2_RX | | 29 | 41 | 55 | 67 | 89 | PA8 | I/O | FT | Yes | PA8 | USART1_CK<br>TIM1_CH1<br>MCO | - | | 30 | 42 | 56 | 68 | 90 | PA9 | I/O | FT | Yes | PA9 | USART1_TX<br>TIM1_CH2 | I2C4_SCL | | 31 | 43 | 57 | 69 | 91 | PA10 | I/O | FT | Yes | PA10 | USART1_RX<br>TIM1_CH3 | I2C4_SDA | | 32 | 44 | 58 | 70 | 92 | PA11 | I/O | FT | Yes | PA11 | USART1_CTS<br>USBDM<br>CAN1_RX<br>TIM1_CH4 | - | | 33 | 45 | 59 | 71 | 93 | PA12 | I/O | FT | Yes | PA12 | USART1_RTS<br>USBDP<br>CAN1_TX<br>TIM1_ETR | - | | 34 | 46 | 60 | 72 | 94 | PA13 | I/O | FT | Yes | JTMS-<br>SWDIO | - | PA13<br>UART4_TX | | - | 1 | - | 73 | - | | | | Not c | onnected | | | | 35 | 47 | 61 | 74 | 95 | VSS_2 | S | - | - | VSS_2 | - | - | | 36 | 48 | 62 | 75 | 96 | VDD_2 | S | - | - | VDD_2<br>JTCK- | - | -<br>PA14 | | 37 | 49 | 63 | 76 | 97 | PA14 | I/O | FT | Yes | SWCLK | - | UART4_RX | | 38 | 50 | 64 | 77 | 98 | PA15 | I/O | FT | Yes | JTDI | SPI3_NSS<br>I2S3_WS | TIM2_CH1_ETR PA15 SPI1_NSS USART2_CTS TIM8_CH1N | | - | 51 | 65 | 78 | 99 | PC10 | I/O | TC | Yes | PC10 | UART4_TX<br>SDIO_DAT2 | USART3_TX<br>SPI3_SCK<br>I2S3_CK<br>QSPI_NSS | | - | 52 | 66 | 79 | 100 | PC11 | I/O | TC | Yes | PC11 | UART4_RX<br>SDIO_DAT3 | USART3_RX<br>SPI3_MISO<br>QSPI_SCK | | - | 53 | 67 | 80 | 101 | PC12 | I/O | TC | Yes | PC12 | UART5_TX<br>SDIO_CLK | USART3_CK<br>SPI3_MOSI<br>I2S3_SD<br>QSPI_IO0<br>TIM8_CH2N | | - | 1 | 68 | 81 | 102 | PD0 | I/O | FT | Yes | PD0 <sup>(7)</sup> | - | CAN1_RX<br>UART4_TX<br>QSPI_IO1 | | - | - | 69 | 82 | 103 | PD1 | I/O | FT | Yes | PD1 <sup>(7)</sup> | - | CAN1_TX<br>UART4_RX<br>QSPI_IO2 | | - | 54 | 70 | 83 | 104 | PD2 | I/O | TC | Yes | PD2 | TIM3_ETR | SPI3_NSS | | | P | ackag | ge | | | _ <b>+</b> | | 6) | | | exing function of <sup>(6)</sup> | |--------|----|-------|-------------|-------------|----------|---------------------|-------------------------------|--------------------------|---------------------------------------------------|-----------------------------------|------------------------------------------------------------| | LQFP48 | | | LQF<br>P100 | LQF<br>P128 | Pin name | Type (1)<br>Default | $\mathbf{I}/\mathbf{O}^{(2)}$ | Fail-safe <sup>(9)</sup> | Main<br>functions <sup>(3)</sup><br>(after reset) | Default | Redefine | | | | | | | | | | | | UART5_RX<br>SDIO_CMD | I2S3_WS<br>QSPI_IO3<br>TIM8_CH3N | | - | - | - | 84 | 105 | PD3 | I/O | FT | Yes | PD3 | - | USART2_CTS | | - | - | - | 85 | 106 | PD4 | I/O | TC | Yes | PD4 | - | USART2_RTS | | - | - | - | 86 | 107 | PD5 | I/O | TC | Yes | PD5 | - | USART2_TX | | - | - | - | - | 108 | VSS_10 | S | - | - | VSS_10 | - | - | | - | - | - | - | 109 | VDD_10 | S | - | - | VDD_10 | - | - | | - | - | - | 87 | 110 | PD6 | I/O | TC | Yes | PD6 | - | USART2_RX | | - | - | - | 88 | 111 | PD7 | I/O | TC | Yes | PD7 | - | USART2_CK | | - | - | - | - | 112 | PG4 | I/O | FT | Yes | PG4 | - | - | | - | - | - | - | 113 | PG5 | I/O | FT | Yes | PG5 | - | - | | - | - | - | - | 114 | PG9 | I/O | FT | Yes | PG9 | - | - | | - | - | - | - | 115 | VSS_11 | S | - | - | VSS_11 | - | - | | - | - | - | - | 116 | VDD_11 | S | - | - | VDD_11 | - | - | | 39 | 55 | 71 | 89 | 117 | PB3 | I/O | FT | Yes | JTDO | SPI3_SCK<br>I2S3_CK | PB3 TRACESWO TIM2_CH2 SPI1_SCK USART2_RTS TIM8_BKIN | | 40 | 56 | 72 | 90 | 118 | PB4 | I/O | FT | Yes | NJTRST | SPI3_MISO | PB4 TIM3_CH1 SPI1_MISO USART2_TX TIM8_ETR | | 41 | 57 | 73 | 91 | 119 | PB5 | I/O | FT | Yes | PB5 | I2C1_SMBA<br>SPI3_MOSI<br>I2S3_SD | TIM3_CH2<br>SPI1_MOSI<br>CAN2_RX<br>USART2_RX<br>TIM1_BKIN | | 42 | 58 | 74 | 92 | 120 | PB6 | I/O | TC | Yes | PB6 | I2C1_SCL<br>TIM4_CH1 | USART1_TX<br>CAN2_TX | | 43 | 59 | 75 | 93 | 121 | PB7 | I/O | TC | Yes | PB7 | I2C1_SDA<br>TIM4_CH2 | USART1_RX | | 44 | 60 | 76 | 94 | 122 | BOOT0 | I | - | - | BOOT0 | - | - | | 45 | 61 | 77 | 95 | 123 | PB8 | I/O | TC | Yes | PB8 | TIM4_CH3<br>SDIO_DAT4 | I2C1_SCL<br>CAN1_RX<br>UART5_TX | | 46 | 62 | 78 | 96 | 124 | PB9 | I/O | TC | Yes | PB9 | TIM4_CH4<br>SDIO_DAT5 | I2C1_SDA<br>CAN1_TX<br>UART5_RX | | - | - | - | 97 | 125 | PE0 | I/O | FT | Yes | PE0 | TIM4_ETR | - | | - | - | - | 98 | 126 | PE1 | I/O | FT | Yes | PE1 | - | - | | 47 | 63 | 79 | 99 | 127 | VSS_3 | S | - | - | VSS_3 | - | - | | 48 | 64 | 80 | 100 | 128 | VDD_3 | S | - | - | VDD_3 | - | - | - 1. I = input, O = output, S = power supply, HiZ = high impedance. - 2. FT: tolerate 5V; TTa: tolerates 3.3V and supports analog peripherals; TC: ordinary 3.3V I/O - 3. Some functions are only supported in some models of chips. - 4. Pin PC13, PC14 and PC15 are powered by the power switch, which can only absorb limited current (3mA). Therefore, when these three pins are used as output pins, they have the following limitations: only one pin can be used as output at the same time; when they are used as output pins, they can only work in 2MHz mode, and the maximum driving load is 30pF, and they cannot be used as current sources (such as driving LEDs). - 5. When the backup area is powered on for the first time, these pins are in the main function state. After that, even if they are reset, the state of these pins is controlled by the backup area registers (these registers will not be reset by the main reset system). For specific information on how to control these IO ports, please refer to the battery backup area of N32G45x user's reference manual and relevant chapters of BKP register. - 6. Some multiplexing functions can be configured to other pins by software (if the corresponding package model has this pin). For details, please refer to the multiplexing function I/O chapter and debugging setting chapter of N32G45x user reference manual. - 7. Pin 5 and pin 6 of LQFP48/64 package are configured as OSC\_IN and OSC\_OUT function pins by default after the chip is reset. Software can reset these two pins to PD0 and PD1 functions. When used as PD0 and PD1, these two pins can only be used as ordinary IO functions. However, for LQFP80/100/LQPF128 package, because PD0 and PD1 are inherent functional pins, there is no need to re-image by software. For more details, please refer to the reuse function I/O chapter and debugging settings chapter of N32G45x user reference manual. - 8. Fail-safe means that when the chip has no power input, the input high level is added to IO, and there is no phenomenon that the input high level is poured into the chip, which leads to a certain voltage on the power supply and consumes current. Note: ADC12\_INx appears in the pin name label in the Table, indicating that this pin can be ADC1\_INx or ADC2\_INx. For example, ADC12\_IN9 indicates that this pin can be configured as ADC1\_IN9 or ADC2\_IN9. TIM2\_CH1\_ETR in the multiplexing function corresponding to pin PA0 in the Table indicates that the function can be configured as TIM2\_TI1 or TIM2\_ETR. Similarly, the name of the remapping multiplexing function corresponding to PA15, TIM2\_CH1\_ETR, has the same meaning. For the port of FT in the Table, it is necessary to ensure that the difference between IO voltage and power supply voltage is less than 3.6V # 4 Electrical specification #### 4.1 Parameter condition All voltages are based on VSS unless otherwise specified. #### 4.1.1 Minimum and maximum values Unless otherwise specified, all minimums and maximums will be guaranteed under the worst ambient temperature, supply voltage and clock frequency conditions by performing tests on 100% of the product on the production line at ambient temperatures $T_A=25$ °C. Note at the bottom of each form that data obtained through comprehensive evaluation, design simulation and/or process characteristics will not be tested on the production; Base on comprehensive evaluation, the minimum and maximum values are obtained by taking the average of the samples tested and adding or subtracting three times the standard distribution (mean $\pm 3\sum$ ). ### 4.1.2 Typical numerical value Unless otherwise specified, typical data are based on $T_A$ = 25 C and $V_{DD}$ =3.3V. These data is untested and used only as a design guide for the user. ### 4.1.3 Typical curve Unless otherwise specified, these typical curves are untested and used only as a design guide for the user. ### 4.1.4 Loading capacitor The load conditions for measuring pin parameters are shown in Figure 4-1. Figure 4-1 Pin load conditions ## 4.1.5 Pin input voltage The measurement of the input voltage on pin is shown in Figure 4-2. Figure 4-2 Pin voltage # 4.1.6 Power supply scheme Figure 4-3 Power supply scheme Note: The 4.7 $\mu$ F capacitor in the above figure must be connected to $V_{DD3}$ . ### 4.1.7 Current consumption measurement Figure 4-4 Current consumption measurement scheme ## 4.2 Absolute maximum rating The load applied to the device may permanently damage the device if it exceeds the values given in the Absolute maximum rating list (Table 4-1. Table 4-2. Table 4-3). The maximum load that can be sustained is only given here, and it does not mean that the functional operation of the device under such conditions is correct. The reliability of the device will be affected when the device works for a long time under the maximum condition. **Table 4-1 Voltage characteristic** | Symbol | Describe | Min | Max | Unit | | |-----------------------------------|------------------------------------------------------------------------------------------|---------|----------------|--------------|--| | $V_{\text{DD}}$ - $V_{\text{SS}}$ | Main power supply voltage (including $V_{DDA}$ and $V_{DD}$ ) <sup>(1)</sup> | -0.3 | 4.0 | ** | | | $ m V_{IN}$ | Input voltage on 5V tolerant pin <sup>(3)</sup> | Vss-0.3 | 5.5 | V | | | V IN | Input voltage on other pins <sup>(2)</sup> | Vss-0.3 | $V_{DD} + 0.3$ | | | | $\mid \Delta V_{DDx} \mid$ | Voltage difference between different supply pins | - | 50 | mV | | | $ V_{SSx}-V_{SS} $ | V <sub>SSx</sub> - V <sub>SS</sub> Voltage difference between different grounding pins | | 50 | 111 <b>V</b> | | | $V_{ESD(HBM)}$ | Electrostatic discharge voltage (Human body mode) See paragraph 4.3.11 festival | | | | | - 1. All power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply system within permissible limits. - 2. V<sub>IN</sub> shall not exceed its maximum value. Refer to Table 4-2 for current characteristics. - 3. When 5.5V is applied to the 5V tolerant pin, $V_{DD}$ cannot be less than 2.25V. **Table 4-2 Current characteristic** | Symbol | Describe | Max <sup>(1)</sup> | Unit | |------------------------------|----------------------------------------------------------------------------------------------------|--------------------|------| | $I_{VDD}$ | Total current (supply current) through $V_{\text{DD}}/V_{\text{DDA}}$ power line <sup>(1)(4)</sup> | 100 | | | $I_{VSS}$ | Total current (outflow current) through Vss ground wire | 100 | | | ī | Output sink current on any I/O and control pins | 12 | mA | | 1 | Output current on any I/O and control pins | -12 | шх | | I <sub>INJ(PIN)</sub> (2)(3) | Injection current of NRST pin | -5/0 | | | IINJ(PIN)(2)(3) | Injection current of other pins <sup>(4)</sup> | +/-5 | | - All the power supply (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>)pins of must always be connected to the power supply system within the external allowable range. - 2. When V<sub>IN</sub>>V<sub>DD</sub>, there is a forward injection current; when V<sub>IN</sub><V<sub>SS</sub>, there is a reverse injection current. I<sub>INJ(PIN)</sub> should not exceed its maximum value. Voltage characteristics refer to Table 4-1. - 3. Reverse injection current can interfere with the analog performance of the device. See section 4.3.21. - 4. When the maximum current occurs, the maximum allowable voltage drop of $V_{DD}$ is $0.1V_{DD}$ . **Table 4-3 Temperature characteristic** | Symbol | Describe | Value | Unit | |-----------|------------------------------|-----------|---------------| | $T_{STG}$ | Storage temperature range | -40 ~ 125 | ${\mathbb C}$ | | TJ | Maximum junction temperature | 125 | ${\mathbb C}$ | # 4.3 Operating conditions ## **4.3.1** General operating conditions **Table 4-4 General working conditions** | Symbol | Parameter | Condition | Min | Max | Unit | |-------------------|--------------------------------------------|------------------------------------|-----|-----|---------------| | f <sub>HCLK</sub> | Internal AHB clock frequency | - | 0 | 144 | | | $f_{PCLK1}$ | Internal APB1 clock frequency | - | 0 | 36 | MHz | | $f_{PCLK2}$ | Internal APB2 clock frequency | - | 0 | 72 | | | $V_{ m DD}$ | Standard working voltage | - | 1.8 | 3.6 | V | | $V_{DDA}$ | Analog working voltage | Must be the same as $V_{DD}^{(1)}$ | 1.8 | 3.6 | V | | $V_{BAT}$ | Backup partial working voltage | - | 1.8 | 3.6 | V | | TA | Ambient temperature (temperature number 7) | 7 suffix version | -40 | 105 | $\mathcal{C}$ | | $T_{\rm J}$ | Junction temperature range | 7 suffix version | -40 | 125 | $\mathcal{C}$ | It is recommended that the same power supply be used to power the V<sub>DD</sub> and V<sub>DDA</sub>. During power-on and normal operation, a maximum of 300mV difference is allowed between the V<sub>DD</sub> and V<sub>DDA</sub>. ### 4.3.2 Operating conditions at power-on and power-off The parameters given in the following table are based on the ambient temperatures listed in Table 4-4. Table 4-5 Operating conditions at power-on and power-off | | Symbol | Parameter | Condition | | Max | Unit | |--|------------------|------------------------------|-------------------------------------------|----|-----|-------| | | t <sub>VDD</sub> | V <sub>DD</sub> rising rate | Supply voltage goes from $0$ to $V_{DD}$ | 20 | 8 | us/V | | | | V <sub>DD</sub> falling rate | Supply voltage drops from $V_{DD}$ to $0$ | 80 | 8 | μs/ v | ## 4.3.3 Embedded reset and power control module features The parameters given in the following table are based on the ambient temperature and VDD supply voltage listed in Table 4-4. Table 4-6 Features of embedded reset and power control modules | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------|-----------------------------------------------|-----------------------------|------|-----------|------|------| | | | PRS[2:0]=000 (rising edge) | 2.09 | 2.18 | 2.27 | V | | | | PRS[2:0]=000 (falling edge) | 2 | 2.08 | 2.16 | V | | | | PRS[2:0]=001 (rising edge) | 2.19 | 2.28 | 2.37 | V | | | | PRS[2:0]=001 (falling edge) | 2.09 | 2.18 | 2.27 | V | | | | PRS[2:0]=010 (rising edge) | 2.28 | 2.38 | 2.48 | V | | | | PRS[2:0]=010 (falling edge) | 2.19 | 2.28 | 2.37 | V | | | Level selection of | PRS[2:0]=011 (rising edge) | 2.38 | 2.48 | 2.58 | V | | | programmable voltage | PRS[2:0]=011 (falling edge) | 2.28 | 2.38 | 2.48 | V | | | detector (MSB of | PRS[2:0]=100 (rising edge) | 2.47 | 2.58 | 2.69 | V | | | PWR_CTRL is 0) | PRS[2:0]=100 (falling edge) | 2.37 | 2.48 | 2.59 | V | | | | PRS[2:0]=101 (rising edge) | 2.57 | 2.68 | 2.79 | V | | | | PRS[2:0]=101 (falling edge) | 2.47 | 2.58 | 2.69 | V | | | | PRS[2:0]=110 (rising edge) | 2.66 | 2.78 | 2.9 | V | | | | PRS[2:0]=110 (falling edge) | 2.56 | 2.68 | 2.8 | V | | | | PRS[2:0]=111 (rising edge) | 2.76 | 2.88 | 3 | V | | $V_{PVD}$ | | PRS[2:0]=111 (falling edge) | 2.66 | 2.78 | 2.9 | V | | | | PRS[2:0]=000 (rising edge) | 1.7 | 1.78 | 1.85 | V | | | | PRS[2:0]=000 (falling edge) | 1.61 | 1.68 | 1.75 | V | | | | PRS[2:0]=001 (rising edge) | 1.8 | 1.88 | 1.96 | V | | | | PRS[2:0]=001 (falling edge) | 1.7 | 1.78 | 1.85 | V | | | | PRS[2:0]=010 (rising edge) | 1.9 | 1.98 | 2.06 | V | | | | PRS[2:0]=010 (falling edge) | 1.8 | 1.88 | 1.96 | V | | | Level selection of | PRS[2:0]=011 (rising edge) | 2 | 2.08 | 2.16 | V | | | programmable voltage | PRS[2:0]=011 (falling edge) | 1.9 | 1.98 | 2.06 | V | | | detector (MSB of | PRS[2:0]=100 (rising edge) | 3.15 | 3.28 | 3.41 | V | | | PWR_CTRL is 1) | PRS[2:0]=100 (falling edge) | 3.05 | 3.18 | 3.31 | V | | | | PRS[2:0]=101 (rising edge) | 3.24 | 3.38 | 3.52 | V | | | | PRS[2:0]=101 (falling edge) | 3.15 | 3.28 | 3.41 | V | | | | PRS[2:0]=110 (rising edge) | 3.34 | 3.48 | 3.62 | V | | | | PRS[2:0]=110 (falling edge) | 3.24 | 3.38 | 3.52 | V | | | | PRS[2:0]=111 (rising edge) | 3.44 | 3.58 | 3.72 | V | | | | PRS[2:0]=111 (falling edge) | 3.34 | 3.48 | 3.62 | V | | V <sub>PVD hyst</sub> (1) | PVD hysteresis | - | - | 100 | - | mV | | $ m V_{POR}$ | VDD power-<br>on/power-off reset<br>threshold | - | - | 1.64/1.62 | - | V | | $T_{RSTTEMPO}^{(1)}$ | Reset duration | - | - | 0.8 | 4 | ms | <sup>1.</sup> Guaranteed by design, not tested in production. # 4.3.4 Embedded reference voltage The parameters given in the following table are based on the ambient temperature and VDD supply voltage listed in Table 4-4. $Table\ 4-7\ Embedded\ reference\ voltage$ | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------|------------------------------------------------------------------------|--------------------------------|-------|------|-------------------|------| | V <sub>REFINT</sub> | Built-in reference voltage | -40 ℃< T <sub>A</sub> < +105 ℃ | 1.164 | 1.20 | 1.236 | V | | $T_{S\_vrefint}$ <sup>(1)</sup> | Sampling time of ADC<br>when reading out<br>internal reference voltage | - | - | 5.1 | 10 <sup>(2)</sup> | μs | - The shortest sampling time is obtained through multiple cycles in the application. - Guaranteed by design, not tested in production. ### 4.3.5 Power supply current characteristics Current consumption is a combination of several parameters and factors, including operating voltage, ambient temperature, load of I/O pins, software configuration of the product, operating frequency, I/O pin flip rate, program location in memory, and code executed. The measurement method of current consumption is described in Figure 4-4. All of the current consumption measurements given in this section are while executing a reduced set of code. #### 4.3.5.1 Maximum current consumption The microcontroller is under the following conditions: - All I/O pins are in input mode and are connected to a static level -- VDD or VSS (no load). - All peripherals are disabled except otherwise noted. - The access time of the flash memory is adjusted to the fastest operating frequency (0 waiting periods from 0 to 32MHz, 1 waiting period from 32 to 64MHz, 2 waiting periods from 64MHz to 96MHz, 3 waiting periods from 96MHz to 128MHz, 4 waiting periods from 128MHz to 144MHz). - Instruction prefetch is enabled (note: this parameter must be set before setting the clock and bus divider). - When the peripheral is enable: $f_{PCLK1} = f_{HCLK}/4$ , $f_{PCLK2} = f_{HCLK}/2$ . - $V_{DD}$ =3.63V, ambient temperature equal to 105 °C. The parameters given in Table 4-8 and Table 4-9 are based on the test at ambient temperature and V<sub>DD</sub> supply voltage listed in Table 4-4. Table 4-8 Maximum current consumption in run mode with data processing code running from internal flash memory | Symbol | Parameter | Condition | f <sub>HCLK</sub> | $Typ^{(1)}$ $T_A = 105 \ C$ | Unit | |----------|-------------------|-----------------------------------------------------------|-------------------|-----------------------------|------| | | | External clock <sup>(2)</sup> ,<br>Enable all peripherals | 144MHz | 32 | | | | | | 72MHz | 18 | | | ī | Supply current in | | 36MHz | 11 | A | | $I_{DD}$ | operation mode | Et1 -11-(2) | 144MHz | 15.8 | mA | | | | External clock <sup>(2)</sup> , Turn off all peripherals. | 72MHz | 9.7 | | | | | | 36MHz | 6.7 | | - 1. Based on comprehensive evaluation, not tested in production. - 2. PLL is enabled when f<sub>HCLK</sub>>8MHz. Table 4-9 Maximum current consumption in sleep mode | Symbol | Parameter | Condition | f <sub>HCLK</sub> | $Typ^{(1)}$ $T_A = 105 \text{ C}$ | Unit | |----------|-------------------|-----------------------------------------------------------|-------------------|-----------------------------------|------| | | | External clock <sup>(2)</sup> ,<br>Enable all peripherals | 144MHz | 27 | | | | | | 72MHz | 15.5 | | | т | Supply current in | | 36MHz | 10 | A | | $I_{DD}$ | sleep mode | External clock <sup>(2)</sup> , | 144MHz | 9.2 | mA | | | | Turn off all | 72MHz | 6.6 | | | | | peripherals. | 36MHz | 5.1 | | - Guaranteed by comprehensive evaluation, not tested in production. - PLL is enabled when fHCLK>8MHz. ## 4.3.5.2 Typical current consumption MCU is under the following conditions: All I/O pins are in input mode and are connected to a static level -- VDD or VSS (no load). Nanshan District, Shenzhen, 518057, P.R.China - All peripherals are disabled unless otherwise noted. - The access time of the flash memory is adjusted to the fastest operating frequency (0 waiting periods from 0 to 32MHz, 1 waiting period from 32 to 64MHz, 2 waiting periods from 64MHz to 96MHz, 3 waiting periods from 96MHz to 128MHz, 4 waiting periods from 128MHz to 144MHz). - Ambient temperature and V<sub>DD</sub> supply voltage conditions are listed in Table 4-4. - Instruction prefetch is enabled (note: this parameter must be set before setting the clock and bus divider). When the peripheral is turned on: $f_{PCLK1} = f_{HCLK}/4$ , $f_{PCLK2} = f_{HCLK}/2$ , $f_{ADCCLK} = f_{PCLK2}/4$ . Table 4-10 Typical current consumption in running mode, data processing code runs from internal Flash | | | | | Ty | | | |-------------|-------------------|------------------------------------|--------------------------|---------------------------------------|--------------------------|------| | Symbol | Parameter | Condition | <b>f</b> <sub>HCLK</sub> | Enable all peripherals <sup>(2)</sup> | Disable all peripherals. | Unit | | | | | 144MHz | 30.3 | 14.2 | | | | | External clock <sup>(3)</sup> | 72MHz | 17 | 8.1 | mA | | | Supply current in | | 36MHz | 9.3 | 5.3 | | | $I_{ m DD}$ | operation mode | Run in high-speed internal | 128MHz | 30 | 12.7 | | | | operation mode | RC oscillator (HSI), use | 72MHz | 22.5 | 7.2 | mA | | | | AHB prescaler to reduce frequency. | 36MHz | 8.8 | 3.9 | IIIA | - 1. Typical values are measured at $T_A=25$ °C and $V_{DD}=3.3v$ . - 2. Add an additional 0.8mA current consumption to each analog section of the ADC. In an application environment, this current is only increased when the ADC is turned on (setting the ON bit of the ADC\_CTRL2 register). - 3. PLL is enabled when fHCLK>8MHz. Table 4-11 Typical current consumption in sleep mode | | | | | Тур | | | |-----------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------|---------------------------------------|-------------------------|------| | Symbol | Parameter | Condition | f <sub>HCLK</sub> | Enable all peripherals <sup>(2)</sup> | Disable all peripherals | Unit | | | | External clock <sup>(3)</sup> | 144MHz | 25.3 | 8 | | | | | | 72MHz | 13.9 | 5.3 | mA | | т | Supply current in | | 36MHz | 8 | 3.6 | | | 1 <sub>DD</sub> | I <sub>DD</sub> sleep mode Run in high-speed internal RC oscillator (HSI), use AHB prescaler to reduce frequency. | Run in high-speed internal RC | 128MHz | 24.2 | 6.1 | | | | | 72MHz | 13.9 | 3.5 | mA | | | | | prescaler to reduce frequency. | 36MHz | 7.2 | 2.2 | | - 1. Typical values are measured at $T_A=25$ °C and $V_{DD}=3.3v$ . - 2. When ADC is on, 0.8mA(1MSPS) additional current consumption is added. In the application environment, this part of the current is increased only when the ADC is turned ON (set ADC\_CTRL2.ON bit). - 3. External clock is 8MHz, PLL is enabled when f<sub>HCLK</sub>>8MHz. ### 4.3.5.3 Low power mode current consumption MCU is under the following conditions: - All I/O pins are in input mode and are connected to a static level -- VDD or VSS (no load). - All peripherals are disabled unless otherwise noted. Table 4-12 Typical and maximum current consumption in shutdown mode and standby mode | Crombal | Parameter | Condition | Typ (1) | | Unit | |----------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|------| | Symbol | Parameter | Condition | T <sub>A</sub> =25 °C | T <sub>A</sub> =105 ℃ | | | | S | The voltage regulator is in operation mode, low-speed and high-speed internal RC oscillators and high-speed oscillators are off (Independent watchdog is off) | 300 | 1200 | | | | consumption mode, and the low-spe<br>high-speed internal RC oscillators a<br>speed oscillators are off (Independent | The voltage regulator is in low power consumption mode, and the low-speed and high-speed internal RC oscillators and high-speed oscillators are off (Independent watchdog is off) | 150 | 800 | | | $I_{DD}$ | Supply current in STOP2 mode RTC | The external low-speed clock is turned on, RTC is running, R-SRAM is maintained, all I/O states are maintained, and the independent watchdog is off. | 10 | 100 | μΑ | | | Supply current in STANDBY mode T in | Low-speed RC oscillator and independent watchdog are on. | 3 | 40 | | | | | The internal low-speed RC oscillator is on, and the independent watchdog is off. | 2.9 | 40 | | | | | The internal low-speed RC oscillator and independent watchdog are off, and the low-speed oscillator and RTC is off. | 2.7 | 35 | | | I <sub>DD_VBAT</sub> | Supply current of<br>Backup Area<br>(VBAT) | Low speed oscillator and RTC is on. | 2 | 15 | | <sup>1.</sup> Based on comprehensive evaluation, not tested in production. #### 4.3.6 External clock source characteristics # 4.3.6.1 High-speed external clock source (HSE) The characteristic parameters in the following table are measured using a high-speed external clock source, and the ambient temperature and supply voltage refer to the conditions specified in Table 4-4. Table 4-13 High speed external user clock characteristics (Bypass mode) | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------------------------------|-----------------------------------------------------|----------------------------------|----------------------|-----|----------------------|------| | f <sub>HSE_ext</sub> | User external clock frequency <sup>(1)</sup> | | 4 | 8 | 32 | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high voltage | | $0.8V_{\mathrm{DD}}$ | - | $V_{DD}$ | | | V <sub>HSEL</sub> | OSC_IN input pin low voltage | | Vss | - | $0.3V_{\mathrm{DD}}$ | V | | $\begin{array}{c} t_{w(HSE)} \\ t_{w(HSE)} \end{array}$ | The time when OSC_IN is high or low <sup>(1)</sup> | - | 16 | - | - | na | | $t_{r(HSE)} \\ t_{f(HSE)}$ | The rising or falling time of OSC_IN <sup>(1)</sup> | | - | - | 20 | ns | | C <sub>in(HSE)</sub> | OSC_IN input capacitive reactance <sup>(1)</sup> | - | - | 5 | - | pF | | DuCy <sub>(HSE)</sub> | duty cycle | - | 45 | - | 55 | % | | $I_L$ | OSC_IN input leakage current | $V_{SS} \leq V_{IN} \leq V_{DD}$ | - | - | ±1 | μΑ | <sup>1.</sup> Guaranteed by design, not tested in production. # 4.3.6.2 Low-speed external clock source (LSE) The characteristic parameters given in the following table are measured using a low speed external clock source, and the ambient temperature and supply voltage refer to the conditions specified in Table 4-4. | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------|-------------------------------------------------------|---------------------------------------------------|-------------|--------|----------|------| | $f_{LSE\_ext}$ | User external clock frequency <sup>(1)</sup> | | 0 | 32.768 | 1000 | KHz | | V <sub>LSEH</sub> | OSC32_IN input pin high voltage | | $0.7V_{DD}$ | - | $V_{DD}$ | V | | V <sub>LSEL</sub> | OSC32_IN input pin low voltage | | Vss | - | 200 | mV | | tw(LSE) | The time when OSC32_IN is high or low <sup>(1)</sup> | - | 450 | - | - | | | $t_{r(LSE)}$ $t_{f(LSE)}$ | The rising or falling time of OSC32_IN <sup>(1)</sup> | | - | - | 50 | ns | | DuCy <sub>(LSE)</sub> | duty cycle | - | 30 | - | 70 | % | | $I_L$ | OSC32_IN input leakage current | V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DD</sub> | - | - | ±1 | μΑ | 1. Guaranteed by design, not tested in production. Figure 4-5 AC timing diagram of external high-speed clock source Figure 4-6 Ac timing diagram of external low-speed clock source ### High-speed external clock generated using a crystal/ceramic resonator High speed external clocks (HSE) can be generated using an oscillator consisting of a 4~32MHz crystal/ceramic resonator. The information presented in this section is based on a comprehensive feature evaluation using typical external components listed in the table below. In applications, the resonator and load capacitance must be as close to the oscillator pins as possible to reduce output distortion and stabilization time at startup. For detailed crystal resonator parameters (frequency, package, accuracy, etc.), please consult the appropriate manufacturer. (The crystal resonator mentioned here is usually referred to as passive crystal oscillator). | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------|-----------------------------|---------------------------------------------------------------------|-----|-----|-----|------| | $f_{OSC\_IN}$ | Oscillator frequency | - | 4 | 8 | 32 | MHz | | $R_{\mathrm{F}}$ | Feedback resistance | - | - | 160 | - | kΩ | | <b>i</b> 2 | HSE driving current | V <sub>DD</sub> =3.3V,V <sub>IN</sub> =V <sub>SS</sub><br>30pF load | - | 1.3 | - | mA | | $g_{\mathrm{m}}$ | Oscillator transconductance | Startup | - | 10 | - | mA/V | | t <sub>SU(HSE)</sub> (3) | Start time(8M crystal) | V <sub>DD</sub> is stabilized | - | 3 | - | ms | Table 4-15 HSE 4~32MHz oscillator characteristics(1)(2) - 1. The characteristic parameters of the resonator are given by the crystal/ceramic resonator manufacturer. - 2. Guaranteed by design, it is not tested in production. - 3. t<sub>SU(HSE)</sub> is the start time, from the time when HSE is enabled by the software to the time when a stable 8MHz oscillation is obtained. This value is measured on a standard crystal resonator and can vary widely depending on the crystal manufacturer. Resonator with integrated capacitor C<sub>L1</sub> SMHz Resonstor Resonator Resonator with integrated capacitor C<sub>L1</sub> OSC\_IN Gain control OSC\_OUT Figure 4-7 Typical application using 8MHz crystal The REXT value depends on the properties of the crystal. #### Low-speed external clock generated by a crystal/ceramic resonator The low speed external clock (LSE) can be generated using an oscillator consisting of a 32.768KHz crystal/ceramic resonator. The information presented in this section is based on a comprehensive feature evaluation using typical external components listed in table below. In applications, the resonator and load capacitance must be as close to the oscillator pins as possible to reduce output distortion and stabilization time at startup. For detailed crystal resonator parameters (frequency, package, accuracy, etc.), please consult the appropriate manufacturer. (The crystal resonator mentioned here is usually referred to as passive crystal oscillator) Note: For $C_{L1}$ and $C_{L2}$ , it is recommended to use high quality ceramic dielectric containers. Usually $C_{L1}$ and $C_{L2}$ have the same parameters. Crystal manufacturers usually give parameters for load capacitance as serial combinations of $C_{L1}$ and $C_{L2}$ . Load capacitance $C_L$ is calculated by the following formula: $C_L = C_{L1} \times C_{L2} / (C_{L1} + C_{L2}) + C_{stray}$ , where $C_{stray}$ is the capacitance of the pin and the PCB or PCB-related capacitance. For example, if a resonator with a load capacitance of $C_L$ =6pF is selected and $C_{stray}$ =2pF, then $C_{L1}$ = $C_{L2}$ =8pF. | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------|-----------------------------|-------------------------------|-----|-----|-----|-----------| | $R_{\mathrm{F}}$ | Feedback resistance | - | - | 5 | - | $M\Omega$ | | g <sub>m</sub> | Oscillator transconductance | - | 5 | - | - | μA/V | | t <sub>SU(LSE)</sub> (2) | Startup time | V <sub>DD</sub> is stabilized | - | 2 | - | S | Table 4-16 LSE oscillator characteristics (f<sub>LSE</sub>=32.768kHz)<sup>(1)</sup> 2. t<sub>SU(LSE)</sub> is the startup time, which is the period from the LSE enabled by the software to the stable 32.768kHz oscillation. This value is measured on a standard crystal resonator and can vary widely depending on the crystal manufacturer. <sup>1.</sup> According to the comprehensive evaluation, it is not tested in production. Figure 4-8 Typical application using 32.768kH crystal<sup>(2)</sup> - 1. Please refer to the Crystal Selection Guide. - 2. To ensure the working stability of the crystal, do not flip the adjacent pins when the crystal is working. #### 4.3.7 Internal clock source characteristics The characteristic parameters given in the following table were measured using ambient temperature and supply voltage in accordance with Table 4-4. ### 4.3.7.1 High speed internal (HSI) RC oscillator Table 4-17 HSI oscillator characteristics $^{(1)(2)}$ | Symbol | Para<br>meter | Condition | Min | Тур | Max | Unit | |----------------------|----------------------------------------------------|---------------------------------------------------|---------|-----|---------|------| | $f_{HSI}$ | frequency | VDD=3.3V, $T_A = 25^{\circ}C$ , after calibration | 7.92(3) | 8 | 8.08(3) | MHz | | DuCy(HSI) | Duty cycle | - | 45 | - | 55 | % | | ACCHSI | Temperature drift of HSI oscillator <sup>(4)</sup> | VDD=3.3V,<br>T <sub>A</sub> =-40~105 ℃ | -2.5 | - | 2.5 | % | | t <sub>SU(HSI)</sub> | HSI oscillator start-up time | - | - | - | 5 | μs | | $I_{DD(HSI)}$ | HSI oscillator power consumption | - | - | 40 | - | μA | - 1. $V_{DD}=3.3V$ , $T_A=-40 \sim 105$ °C, unless otherwise specified. - 2. Guaranteed by design, not tested in production. - 3. Production calibration accuracy, excluding welding effects. Welding brings about ±1% frequency deviation range. - 4. Frequency deviation includes the effect of welding, data is from sample testing, not tested in production. ## 4.3.7.2 Low speed internal (LSI) RC oscillator Table 4-18 LSI oscillator characteristics(1) | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------|----------------------------------|--------------------------------------------------------------|-----|-----|-----|------| | f <sub>LSI</sub> <sup>(2)</sup> | | 25 ℃ calibration, VDD =3.3V | 38 | 40 | 42 | KHz | | | Output frequency | VDD =1.8V $\sim$ 3.6V,<br>T <sub>A</sub> = -40 $\sim$ 105 °C | 30 | 40 | 60 | KHz | | t <sub>SU(LSI)</sub> (2) | LSI oscillator start-up time | - | - | 40 | 80 | μs | | I <sub>DD(LSI)</sub> (2) | LSI oscillator power consumption | - | - | 0.1 | - | μΑ | - 1. $V_{DD}=3.3V$ , $T_A=-40 \sim 105 \, \text{C}$ , unless otherwise specified. - 2. Guaranteed by design, not tested in production. ## 4.3.8 Wake up time from low power mode The wake-up time listed in Table 4-19 is measured during the wake-up phase of an 8MHz HSI RC oscillator. The clock source used when waking up depends on the current operating mode: - STOP0/STOP2/STANDBY mode: Clock source is RC oscillator. - SLEEP mode: Clock source is the clock used when entering SLEEP mode. All times were measured using ambient temperature and supply voltage in accordance with Table 4-4. Table 4-19 Wake-up time in low power mode | Symbol | Parameter | Тур | Unit | |-------------------------------------|-----------------------------------------------------------------------|-----|------| | twusleep (1) | Wake up from sleep mode | 480 | ns | | | Wake up from shutdown mode 0 (voltage regulator is in running mode) | 20 | | | t <sub>WUSTOP0</sub> <sup>(1)</sup> | Wake up from shutdown mode 0 (voltage regulator is in low power mode) | 22 | | | twustop2 <sup>(1)</sup> | Wake up from shutdown mode 2 | 40 | μs | | twustdby <sup>(1)</sup> | Wake up from standby mode | 100 | | <sup>1.</sup> The wake-up time is measured from the start of the wake-up event to the first instruction read by the user program. #### 4.3.9 PLL characteristic The parameters listed in Table 4-20 are measured when the ambient temperature and power supply voltage refer to the conditions in Table 4-4. Table 4-20 PLL characteristic | Symbol | D | | TT *4 | | | |---------------------|-------------------------------------------------|-----|-------|---------|------| | | Parameter | Min | Тур | Max (1) | Unit | | f <sub>PLL_IN</sub> | PLL input clock <sup>(2)</sup> | 4 | 8.0 | 32 | MHz | | | PLL input clock duty cycle | 40 | - | 60 | % | | $f_{PLL\_OUT}$ | PLL frequency doubling output clock | 32 | - | 144 | MHz | | t <sub>LOCK</sub> | PLL Ready indicates the signal output time. | - | - | 150 | μs | | Jitter | Rms cycle-to-cycle jitter @144MHz | - | 5 | - | ps | | Inll | Operating Current of PLL @144MHz VCO frequency. | _ | 700 | _ | uA | <sup>1.</sup> Guaranteed by comprehensive evaluation, not tested in production. ### 4.3.10 FLASH memory characteristics Unless otherwise specified, all characteristic parameters are obtained at $T_A = -40 \sim 105 \, \text{C}$ . **Table 4-21 Flash memory characteristics** | Symbol | Parameter | Condition | Min <sup>(1)</sup> | <b>Typ</b> (1) | Max <sup>(1)</sup> | Unit | |--------------------|----------------------------|------------------------------------------------------------------------------|--------------------|----------------|-----------------------------------------|------| | tprog | 32-bit programming time | T <sub>A</sub> = -40~105 ℃ | - | 112 | 225 | μs | | t <sub>ERASE</sub> | Page (2K bytes) erase time | T <sub>A</sub> = -40~105 ℃ | - | 2 | 20 <sup>(2)</sup><br>100 <sup>(3)</sup> | ms | | $t_{ m ME}$ | Whole erase time | T <sub>A</sub> = -40~105 ℃; | - | - | 100 | ms | | | D | Read mode, f <sub>HCLK</sub> =144MHz,3 waiting cycles, V <sub>DD</sub> =3.3V | - | - | 3.62 | but | | $I_{DD}$ | | Write mode, f <sub>HCLK</sub> =144MHz,<br>V <sub>DD</sub> =3.3V | - | - | 6.5 | but | | 1DD | Power supply current | Erase mode, f <sub>HCLK</sub> =144MHz,<br>V <sub>DD</sub> =3.3V | - | - | 4.5 | but | | | | Power-down mode/shutdown, V <sub>DD</sub> = 3.3 ~ 3.6V. | - | - | 0.035 | μΑ | | V <sub>prog</sub> | Programming voltage | - | 1.8 | 3.0 | 3.6 | V | Care needs to be taken to use the correct frequency doubling factor to input the clock frequency according to PLL so that fpll\_out is within the allowable range. - 1. Guaranteed by design, not tested in production. - 2. Memory space with 10k erase times - 3. Memory space with 100k erasing times Table 4-22 Flash endurance and data retention | Symbol | Parameter | Condition | Min <sup>(1)</sup> | Unit | |------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------|----------------| | | | Ta = $-40 \sim 105 ^{\circ}$ C (suffix 7);<br>The Flash capacity is 256KB. | 10 | | | N <sub>END</sub> | Endurance (Note: number of erasures) | Ta = $-40 \sim 105$ °C (suffix 7);<br>The Flash capacity is 512KB, of which the first 256KB of storage space | 10 | Thousand times | | | | Ta = $-40 \sim 105$ °C (suffix 7);<br>The Flash capacity is 512KB, including the last 256KB of storage space. | 100 | | | t <sub>RET</sub> | Data retention period | T <sub>A</sub> = 85 °C | 20 | year | <sup>1.</sup> Guaranteed by comprehensive evaluation, not tested in production. ### **4.3.11** Absolute maximum (electrical sensitivity) Based on three different tests (ESD, LU), a specific measurement method is used to test the strength of the chip to determine its performance in terms of electrical sensitivity. #### Electrostatic discharge (ESD) Electrostatic discharge (a positive pulse followed by a negative pulse one second later) is applied to all pins of all samples. Table 4-23 Absolute maximum ESD value | Sym | bol | Parameter | Condition | Type | Min <sup>(1)</sup> | Unit | |--------------------|------|---------------------------------------------------------|------------------------------------------------------------------------------|------|--------------------|------| | V <sub>ESD(I</sub> | НВМ) | Electrostatic discharge voltage (Human body model) | T <sub>A</sub> = +25 °C,<br>In accordance with MIL-STD-883K<br>Method 3015.9 | 3A | 4000 | V | | V <sub>ESD(0</sub> | CDM) | Electrostatic discharge voltage (Charging device model) | T <sub>A</sub> = +25 °C,<br>In accordance with ESDA/JEDEC JS-<br>002-2018 | C3 | 1000 | V | <sup>1.</sup> Guaranteed by comprehensive evaluation, not tested in production. #### Static latch-up In order to evaluate the latch-up performance, two complementary static latching tests need to be performed on 6 samples: - Supply voltage exceeding limit for each power pin. - Current is injected into each input, output, and configurable I/O pin. This test conforms to JEDEC78E integrated circuit latch-up standard. **Table 4-24 Electrical sensitivity** | Symbol | Parameter | Condition | Туре | Min <sup>(1)</sup> | |--------|----------------------|--------------------------------------------------------------|---------------|-----------------------| | LU | Static latch-up type | $T_A = +25~^\circ\!\mathrm{C}$ , in accordance with JEDEC78E | Class II<br>A | ±100mA,<br>1.5*Vddmax | <sup>1.</sup> Test at room temperature. ## 4.3.12 I/O port characteristics #### General input/output characteristics Unless otherwise specified, the parameters listed in the following table are measured according to the conditions in Table 4-4. All I/O ports are CMOS and TTL compatible. Table 4-25 I/O static characteristics | Symbol | Parameter | Condition | Min | Max | Unit | Symbol | |-------------------|-----------------------------------------------------|-----------------------------------------------|-------------------------------|-----|-------------------|--------------------| | $V_{\rm IL}$ | Input low level voltage | TTI nont | Vss | | 0.8 | V | | $V_{\mathrm{IH}}$ | Input high level voltage | TTL port | 2 | | $V_{\mathrm{DD}}$ | V | | $V_{\rm IL}$ | Input low level voltage | CMOS port | Vss | | $0.35~V_{DD}$ | | | $V_{\mathrm{IH}}$ | Input high level voltage | CMOS port | $0.65~\mathrm{V}_\mathrm{DD}$ | | $V_{\mathrm{DD}}$ | | | | | V <sub>DD</sub> =3.3V | 200 | | - | | | Vhys | Schmitt trigger voltage hysteresis <sup>(1)</sup> | V <sub>DD</sub> =2.5V | 200 | | - | mV | | | | V <sub>DD</sub> =1.8V | $0.1*V_{DD}^{(2)}$ | | - | | | T., | Input leakage current <sup>(3)</sup> | V <sub>DD</sub> =Maximum | -1 | | 1 | ^ | | $I_{lkg}$ | input leakage current | $V_{PAD}=0 \text{ or } V_{PAD}=V_{DD}^{(5)}$ | -1 | | 1 | μA | | | | $V_{DD}=3.3V, V_{IN}=V_{SS}$ | 75 | | 220 | | | $R_{PU}$ | Weak pull-up equivalent resistance(4) | $V_{\rm DD} = 2.5 V, V_{\rm IN} = V_{\rm SS}$ | 95 | | 310 | kΩ | | | | $V_{DD} = 1.8V$ , $V_{IN} = V_{SS}$ | 135 | | 500 | | | | Week mult derem agnizedant | $V_{DD}=3.3V, V_{IN}=V_{DD}$ | 75 | | 235 | | | $R_{PD}$ | Weak pull-down equivalent resistance <sup>(4)</sup> | $V_{DD} = 2.5V$ , $V_{IN} = V_{DD}$ | 85 | | 315 | $\mathrm{k}\Omega$ | | | Tesistance: / | $V_{DD} = 1.8V, V_{IN} = V_{DD}$ | 120 | | 495 | | | Cio | Capacitance of I/O pin | - | - | 5 | - | pF | - 1. Hysteresis voltage of Schmitt trigger switch level. Guaranteed by comprehensive evaluation, not tested in production. - 2. At least 100mV. - 3. If there is reverse current backflow at the adjacent pins, the leakage current may be higher than the maximum value. - 4. Pull-up and pull-down resistors are implemented with a switchable PMOS/NMOS. - 5. V<sub>PAD</sub> refers to the input voltage of the IO pin. All I/O ports are CMOS and TTL compatible (no software configuration required) and their features take into account most of the strict CMOS process or TTL parameters: - for VIH: - If VDD is between [1.8V and 3.08V]; Uses CMOS features but includes TTL. - If VDD is between [3.08V and 3.60V]; Uses TTL feature but includes CMOS. - for VIL: - If VDD is between [1.8V and 2.28V]; Uses TTL features but includes CMOS. - If VDD is between [2.28V and 3.60V]; Uses CMOS feature but includes TTL. #### **Output drive current** GPIO (general purpose input/output port) can absorb or output up to $\pm 12$ mA current. In user applications, the number of I/O pins must ensure that the driving current does not exceed the absolute maximum rating given in Section 4.2: - The sum of the current drawn from $V_{DD}$ by all I/O ports, plus the maximum operating current drawn by the MCU on $V_{DD}$ , cannot exceed the absolute maximum rating of IVDD (Table 4-2). - The sum of the current drawn by all I/O ports and drawn from V<sub>SS</sub>, plus the maximum operating current drawn by the MCU on V<sub>SS</sub>, cannot exceed the absolute maximum ratings, I<sub>VSS</sub> (Table 4-2). #### **Output voltage** Unless otherwise specified, guaranteed by design, not tested in production. The parameters listed in Table 4-27were measured using ambient temperature and VDD supply voltage in accordance with Table 4-4. All I/O ports are CMOS and TTL compatible. | Table 4-26 IO dri | ing capability | <b>Table</b> | |-------------------|----------------|--------------| |-------------------|----------------|--------------| | Driving grade | I <sub>OH</sub> <sup>(1)</sup> ,<br>VDD=3.3V | I <sub>OL</sub> <sup>(1)</sup> ,<br>VDD=3.3V | I <sub>OH</sub> <sup>(1)</sup> ,<br>VDD=2.5V | I <sub>OL</sub> <sup>(1)</sup> ,<br>VDD=2.5V | I <sub>OH</sub> <sup>(1)</sup> ,<br>VDD=1.8V | I <sub>OL</sub> <sup>(1)</sup> ,<br>VDD=1.8V | Unit | |---------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|------| | 2 | -2 | 2 | -1.5 | 1.5 | -1.2 | 1.2 | mA | | 4 | -4 | 4 | -3 | 3 | -2.5 | 2.5 | mA | | 8 | -8 | 8 | -7 | 7 | -5 | 5 | mA | | 12 | -12 | 12 | -11 | 11 | -7.5 | 7.5 | mA | 1. Guaranteed by design, not tested in production. **Table 4-27 Output voltage characteristic** | Symbol | Parameter | Condition | Min | Max | Unit | |-------------|-------------|-----------------------------------------------|---------------------|---------------------|------| | | | $V_{DD} = 3.3 \text{ V},$ | Vss | 0.4 | | | | | $I_{OL}$ = 2mA, 4mA, 8mA, and 12mA | V SS | 0.4 | | | V | Output low | $V_{DD} = 2.5 \text{ V},$ | V | 0.4 | | | $V_{OL(1)}$ | level | $I_{OL}$ = 1.5mA,3mA, 7mA, and 11mA | $V_{SS}$ | 0.4 | | | | | $V_{DD} = 1.8 \text{ V},$ | V | 0.2*V <sub>DD</sub> | | | | | I <sub>OL</sub> =1.2mA, 2.5mA, 5mA, and 7.5mA | $V_{SS}$ | 0.2" V DD | v | | | | $V_{DD} = 3.3 \text{ V},$ | 2.4(3) | <b>V</b> | v | | | | $I_{OH}$ = -2mA, -4mA, -8mA, and -12mA | 2.4(0) | $ m V_{DD}$ | | | V | Output high | $V_{DD} = 2.5 \text{ V},$ | 1.8(3) | $V_{\mathrm{DD}}$ | | | $V_{OH(2)}$ | level | $I_{OH}$ = -1.5mA, -3mA, -7mA, and -11mA | 1.0 | V DD | | | | | $V_{DD} = 1.8 \text{ V},$ | 0.8*V <sub>DD</sub> | V | | | | | $I_{OH}$ = -1.2mA, -2.5mA, -5mA, and -7.5mA | U.O. V DD | $ m V_{DD}$ | | - 1. The current $I_{IO}$ absorbed by the chip must always follow the absolute maximum rating given in Table 4-2, and the sum of $I_{IO}$ (all I/O pins and control pins) must not exceed Ivss. - 2. The current $I_{IO}$ output from the chip must always follow the absolute maximum rating given in Table 4-2, and the sum of $I_{IO}$ (all I/O pins and control pins) must not exceed $I_{VDD}$ . - 3. PC13, PC14 and PC15 are not in this range. #### Input-output AC characteristics The definitions and values of input and output AC characteristics are shown in Figure 4-9 and Table 4-28. Unless otherwise specified, the parameters listed in Table 4-28 were measured using ambient temperature and supply voltage in accordance with Table 4-4. Table 4-28 Output AC Characteristics(1) | DS_CFGy<br>Configuration | PMODEy[1:0]<br>Configuration | Symbol | Parameter | Condition | | Max | Unit | | |--------------------------|------------------------------|-----------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------|------|---------|------|--| | | | | M: | $C_L=5pF,V_{DD}=3.3V$ | - | 75 | | | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | C <sub>L</sub> =5pF,V <sub>DD</sub> =2.5V | - | 50 | MHz | | | | | | irequency | C <sub>L</sub> =5pF,V <sub>DD</sub> =1.8V | - | 30 | | | | | | | | $C_L=5pF,V_{DD}=3.3V$ | - | 3.66 | | | | 0 | xx<br>(2mA) | t <sub>(IO)out</sub> Output delay | $C_L=5pF,V_{DD}=2.5V$ | - | 4.72 | ns | | | | | (ZIIIA) | | | C <sub>L</sub> =5pF,V <sub>DD</sub> =1.8V | - | 7.12 | | | | | | | | $C_L=50 \text{fF}, V_{DD}=2.97 \text{V}, V_{DDD}=0.81 \text{V}$ | | | | | | | | t(IO)in | Input delay | input characteristics at 1.8V and 2.5V are | - | 2 | ns | | | | | | | derated | | | | | | | | | Maximum | $C_{L}=10pF, V_{DD}=3.3V$ | - | 90 | | | | | | f <sub>max(IO)out</sub> | frequency <sup>(2)</sup> | $C_L=10pF, V_{DD}=2.5V$ | - | 60 | MHz | | | | | | riequency | $C_L=10pF,V_{DD}=1.8V$ | - | 40 | | | | | 00/01 | | | $C_{L}=10pF, V_{DD}=3.3V$ | - | 3.5 | | | | 1 | (4mA) | t(IO)out | Output delay | $C_L=10pF,V_{DD}=2.5V$ | - | 4.5 | | | | | (411111) | | | $C_L=10pF,V_{DD}=1.8V$ | - | 6.74 | ns | | | | | | | C <sub>L</sub> =50fF,V <sub>DD</sub> =2.97V,V <sub>DDD</sub> =0.81V | | | 113 | | | | | $t_{\rm (IO)in}$ | Input delay | | | - | 2 | | | | | | | derated | | | | | | | | | Maximum | $C_{L}=20pF, V_{DD}=3.3V$ | | | 100 | | | | | f <sub>max(IO)out</sub> | frequency <sup>(2)</sup> | $C_L=20pF, V_{DD}=2.5V$ | - | 75 | MHz | | | | | | requeries | $C_L=20pF, V_{DD}=1.8V$ | - | 50 | | | | | 10 | | | $C_L=20pF, V_{DD}=3.3V$ | - | 3.42 | | | | 1 | (8mA) | t(IO)out | Output delay | $C_L=20pF,V_{DD}=2.5V$ | - | 4.73 | | | | | (OIII I) | | | $C_L=20pF,V_{DD}=1.8V$ | - | 6.53 | ns | | | | | | | $C_L=50 fF, V_{DD}=2.97 V, V_{DDD}=0.81 V$ | | | 110 | | | | | t(IO)in | Input delay | input characteristics at 1.8V and 2.5V are | - | 2 | | | | | | | | derated | | | | | | | | | Maximum | $C_{L}$ = 30pF, $V_{DD}$ = 3.3V | - | 120 | | | | | | f <sub>max(IO)out</sub> | frequency <sup>(2)</sup> | C <sub>L</sub> =30pF,V <sub>DD</sub> =2.5V | - | 90 | MHz | | | | | | | $C_L=30pF, V_{DD}=1.8V$ | - | 60 | | | | | 11 | | | C <sub>L</sub> = 30pF, V <sub>DD</sub> = 3.3V | - | 3.34 | | | | 1 | (12mA) | t(IO)out | Output delay | CL=3pF,V <sub>DD</sub> =2.5V | - | 4.26 | ] | | | | | | | C <sub>L</sub> =3pF,V <sub>DD</sub> =1.8V | - | 6.34 ns | | | | | | | C <sub>L</sub> =50fF,V <sub>DD</sub> =2.97V,V <sub>DDD</sub> =0.81V | | | _ | | | | | | t <sub>(IO)in</sub> | Input delay | input characteristics at 1.8V and 2.5V are | - | - 2 | | | | | | | | | | derated | | | I/O port speed can be configured by DS\_CFGy and PMODEy[1:0]. See N32G45x Series User Manual for the description of GPIO port configuration register. The maximum frequency is Figure 4-9 define. 2. <sup>3.</sup> Guaranteed by design, not tested in production. Figure 4-9 Input output AC characteristic definition Figure 4-10 Transfer delay ### 4.3.13 NRST pin characteristics The NRST pin input driver uses CMOS technology and integrates a pull-up resistor that cannot be disconnected, RPU (see Table 4-29). Unless otherwise specified, the parameters listed in Table 4-29 are measured using the ambient temperature and supply voltage in accordance with the conditions in Table 4-4. **Table 4-29 NRST pin characteristics** | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------------------|---------------------------------------------------|--------------------------|----------|-----|-------------|------| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NDCT input low voltage | $V_{DD}=3.3V$ | $V_{SS}$ | - | 0.8 | | | V IL(NRST) | NRST input low voltage | $V_{DD} = 1.8 \text{ V}$ | Vss | | 0.3*VDD | V | | V(1) | NDCT input high voltage | $V_{DD}=3.3V$ | 2 | - | $V_{ m DD}$ | v | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST input high voltage | $V_{DD} = 1.8 \text{ V}$ | 0.7*VDD | | VDD | | | V | NRST Schmitt trigger voltage | $V_{DD} = 3.3 \text{ V}$ | 200 | - | - | mV | | $V_{hys(NRST)}$ | hysteresis | $V_{DD} = 1.8 \text{ V}$ | 0.1*VDD | | | V | | R <sub>PU</sub> | Weak pull-up equivalent resistance <sup>(2)</sup> | $V_{DD} = 3.3 \text{ V}$ | 30 | 50 | 70 | ΚΩ | | $V_{F(NRST)}^{(1)}$ | NRST input filtered pulse | - | - | - | 100 | ns | | V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST input unfiltered pulse | - | 300 | - | - | ns | - 1. Guaranteed by design, not tested in production. - 2. The pull-up resistor is designed as a real resistor in series with a switchable PMOS. The resistance of this PMON/NMOS switch is very small (about 10%). Figure 4-11 Recommended NRST pin protection for - 1. Filter action. - 2. The user must ensure that the NRST pin potential is below the maximum $V_{\text{IL}(NRST)}$ listed in Table 4-29, otherwise the MCU cannot be reset. #### 4.3.14 Timer characteristics Table 4-30, Table 4-31, Table 4-32 and Table 4-33 the listed parameters are guaranteed by design. I/O port characteristics for details on the features of the I/O reuse function pins (output comparison, input capture, external clock, PWM output), See section 4.3.12 Table 4-30 TIM1/8 characteristics<sup>(1)</sup> | Symbol | Parameter | Condition | Min | Max | Unit | |----------------------|---------------------------------------------------|------------------------|---------|-------------------------|---------------| | | | - | 1 | - | $t_{TIMxCLK}$ | | $t_{res(TIM)}$ | Timer resolution time | $f_{TIMxCLK} = 144MHz$ | 6.95 | - | ns | | | | - | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | $f_{EXT}$ | Timer CH1 to CH4 external clock frequency | $f_{TIMxCLK} = 144MHz$ | 0 | 72 | MHz | | Res <sub>TM</sub> | Timer resolution | - | - | 16 | bit | | | 16-bit counter clock cycle when internal clock is | 1 | 1 | 65536 | $t_{TIMxCLK}$ | | t <sub>COUNTER</sub> | selected | $f_{TIMxCLK} = 144MHz$ | 0.00695 | 455 | μs | | | | - | - | 65536 x 65536 | $t_{TIMxCLK}$ | | $t_{MAX\_COUNT}$ | Maximum count | $f_{TIMxCLK} = 144MHz$ | - | 29.8 | S | 1. Guaranteed by design, not tested in production. Table 4-31 TIM2/3/4/5 characteristics<sup>(1)</sup> | Symbol | Parameter | Condition | Min | Max | Unit | |--------------------|---------------------------------------------------|------------------------------|--------|-------------------------|---------------| | | | - | 1 | - | $t_{TIMxCLK}$ | | $t_{res(TIM)}$ | Timer resolution time | $f_{TIMxCLK} = 72MHz$ | 13.9 | - | ns | | | | - | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | $f_{\text{EXT}}$ | Timer CH1 to CH4 external clock frequency | f <sub>TIMxCLK</sub> = 72MHz | 0 | 36 | MHz | | Res <sub>TIM</sub> | Timer resolution | - | - | 16 | bit | | | 16-bit counter clock cycle when internal clock is | - | 1 | 65536 | $t_{TIMxCLK}$ | | $t_{COUNTER}$ | selected | $f_{TIMxCLK} = 72MHz$ | 0.0139 | 910 | μs | | | 14 | - | - | 65536 x 65536 | $t_{TIMxCLK}$ | | $t_{MAX\_COUNT}$ | Maximum count | f <sub>TIMxCLK</sub> = 72MHz | - | 59.6 | S | 1. Guaranteed by design, not tested in production. Table 4-32 IWDG counting maximum and minimum reset time (LSI = 40 KHz) 1. Guaranteed by design, not tested in production. | Prescaler | IWDG_PREDIV.<br>PD[2:0] | Min <sup>(1)</sup> IWDG_RELV.REL[11:0]=0 | Max <sup>(1)</sup> IWDG_RELV.REL[11:0]=0xFFF | Unit | |-----------|-------------------------|------------------------------------------|----------------------------------------------|------| | /4 | 000 | 0.1 | 409.6 | | | /8 | 001 | 0.2 | 819.2 | | | /16 | 010 | 0.4 | 1638.4 | | | /32 | 011 | 0.8 | 3276.8 | ms | | /64 | 100 | 1.6 | 6553.6 | | | /128 | 101 | 3.2 | 13107.2 | | | /256 | 11x | 6.4 | 26214.4 | | Table 4-33 WWDG counting maximum and minimum reset time (APB1 PCLK1 = 36MHz) | Prescaler | WWDG_CFG.TI<br>MERB[1:0] | Min <sup>(1)</sup><br>WWDG_CGF.W[6:0]=0x3F | Max <sup>(1)</sup><br>WWDG_CFG.W[6:0]=0x7F | Unit | |-----------|--------------------------|--------------------------------------------|--------------------------------------------|------| | /1 | 00 | 0.113 | 7.28 | | | /2 | 01 | 0.227 | 14.56 | | | /3 | 10 | 0.455 | 29.12 | ms | | /4 | 11 | 0.910 | 58.25 | | <sup>1.</sup> Guaranteed by design, not tested in production. #### **4.3.15 I2C interface characteristics** Unless otherwise specified, the parameters listed in Table 4-34 were measured using ambient temperature, $f_{PCLK1}$ frequency, and $V_{DD}$ supply voltage in accordance with Table 4-4. The I2C interface of the N32G452 product conforms to the standard I2C communication protocol, but has the following limitations: SDA and SCL are not "true" open leak pins, and when configured for open leak output, the PMOS tube between the pin and VDD is closed, but still exists. I2C interface features are listed in Table 4-34. See Section 4.3.12 for details about the features of the input/output multiplexing function pins (SDA and SCL). Table 4-34 I<sup>2</sup>C interface characteristics | G11 | Parameter | Standard | d mode <sup>(1)(2)</sup> | Fast mo | de <sup>(1)(2)</sup> | Fast+ n | node <sup>(1)(2)</sup> | TT*4 | |---------------------------------------------|--------------------------------------------------------|----------|--------------------------|----------|----------------------|---------|------------------------|------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Unit | | $f_{SCL}$ | I2C interface frequency | 0.0 | 100 | 0 | 400 | 0 | 1000 | KHz | | $t_{h(STA)} \\$ | Start condition holding time | 4.0 | - | 0.6 | - | 0.26 | - | μs | | $t_{w(SCLL)}$ | SCL clock low time | 4.7 | - | 1.3 | - | 0.5 | - | μs | | $t_{w(SCLH)}$ | SCL clock high time | 4.0 | - | 0.6 | - | 0.26 | - | μs | | t <sub>su(STA)</sub> | Start condition<br>establishment time of<br>repetition | 4.7 | - | 0.6 | - | 0.26 | - | μs | | $t_{h(SDA)}$ | SDA data retention time | - | 3.4 | - | 0.9 | - | 0.4 | μs | | t <sub>su(SDA)</sub> | SDA setup time | 250.0 | - | 100 | - | 50 | - | ns | | $t_{r(SDA)}$ $t_{r(SCL)}$ | SDA and SCL rising time | - | 1000 | 20+0.1Cb | 300 | - | 120 | ns | | $t_{f(\mathrm{SDA})} \ t_{f(\mathrm{SCL})}$ | SDA and SCL falling time | - | 300 | 20+0.1Cb | 300 | - | 120 | ns | | t <sub>su(STO)</sub> | Stop condition establishment time | 4.0 | - | 0.6 | - | 0.26 | - | μs | | $t_{w(STO:STA)}$ | Time from stop condition to start condition (bus idle) | 4.7 | - | 1.3 | - | 0.5 | - | μs | | Cb | Capacitive load per bus | - | 400 | - | 400 | - | 100 | pf | | tv(SDA) | Data validity time | 3.45 | - | 0.9 | - | 0.45 | | μs | | t <sub>v</sub> (ACK) | Response effective time | 3.45 | - | 0.9 | - | 0.45 | - | μs | - 1. Guaranteed by design, not tested in production. - 2. To achieve the maximum frequency of standard mode $I^2C$ , $f_{PCLK1}$ must be greater than 2MHz. To achieve the maximum frequency of fast mode $I^2C$ , $f_{PCLK1}$ must be greater than 4MHz. Figure 4-12 I<sup>2</sup>C bus AC waveform and measurement circuit<sup>(1)</sup> - 1. The measuring points are set at CMOS level: $0.3V_{DD}$ and $0.7V_{DD}$ . - 2. The pull-up resistor depends on the I2C interface speed. - The resistance value depends on the actual electrical characteristics. The signal line can be directly connected without serial resistance. #### 4.3.16 SPI/I<sup>2</sup>S interface characteristics Unless otherwise specified, the SPI parameters listed in Table 4-35 / Table 4-36 and the $I^2S$ parameters listed in Table 4-37 are measured using ambient temperature, $f_{PCLKx}$ frequency, and $V_{DD}$ supply voltage in accordance with Table 4-4. See section 4.3.12 for details on the characteristics of the I/O reuse pins (NSS, SCLK, MOSI, MISO for SPI, WS, CLK, SD for I<sup>2</sup>S). Table 4-35 SPI1 feature<sup>(1)</sup> | Symbol | Parameter | Condition | Min | Max | Unit | |--------------------------|----------------------------------|-----------------------|--------------------|-----|------| | $f_{SCLK}$ | SPI clock | Master mode | - | 36 | | | 1/t <sub>c(SCLK)</sub> | frequency | Slave mode | - | 36 | MHz | | $t_{r(SCLK)}t_{f(SCLK)}$ | SPI clock rise and fall time | Capacitance: C = 30pF | - | 6 | ns | | DuCy(SCK) | SPI slave input clock duty cycle | SPI slave mode | 45 | 55 | % | | t <sub>su(NSS)</sub> (1) | NSS setup time | Slave mode | 4t <sub>PCLK</sub> | - | ns | | $t_{h(NSS)}^{(1)}$ | NSS hold time | Slave mode | 2t <sub>PCLK</sub> | - | | |----------------------------------------------|------------------------------|---------------------------------------|-----------------------|-----------------------|--| | $t_{w(SCLKH)}^{(1)}$<br>$t_{w(SCLKL)}^{(1)}$ | SCLK high and low time | Master mode | t <sub>PCLK</sub> – 2 | t <sub>PCLK</sub> + 2 | | | $t_{su(MI)}^{(1)}$ | Enter the data | Master mode | 3.5 | - | | | $t_{su(SI)}^{(1)}$ | setup time. | Slave mode | 3 | - | | | $t_{h(MI)}^{(1)}$ | Enter the data | Master mode | 3 | - | | | $t_{h(SI)}^{(1)}$ | retention time | Slave mode | 3 | - | | | ta(SO)(1)(2) | Data output access time | Slave mode, f <sub>PCLK</sub> = 20MHz | 0 | 3t <sub>PCLK</sub> | | | t <sub>dis(SO)</sub> (1)(3) | Data output prohibition time | Slave mode | 2 | 10 | | | $t_{v(SO)}^{(1)}$ | Data output | Slave mode (after enabling edge) | - | 12.5 | | | $t_{v(MO)}^{(1)}$ | effective time | Master mode (after enable edge) | - | 6.5 | | | $t_{h(SO)}^{(1)}$ | Data output | Slave mode (after enabling edge) | 5 | - | | | $t_{h(MO)}^{(1)}$ | holding time | Master mode (after enable edge) | -0.5 | - | | Table 4-36 SPI2/3 feature $^{(1)}$ | Symbol | Parameter | Condition | | Min | Max | Unit | |-------------------------------------------|----------------------------------|-------------------------------------|--------------|--------------------|-----------------------|------| | fsclk | SPI clock | Master mode | Master mode | | 18 | | | $1/t_{c(SCLK)}$ | frequency | Slave mode | | - | 18 | MHz | | $t_{r(SCLK)}t_{f(SCLK)} \\$ | SPI clock rise and fall time | Capacitance: C = 30pF | | - | 8 | ns | | DuCy(SCK) | SPI slave input clock duty cycle | SPI slave mode | | 45 | 55 | % | | $t_{su(NSS)}^{(1)}$ | NSS setup time | Slave mode | | 4t <sub>PCLK</sub> | - | | | $t_{h(NSS)}^{(1)}$ | NSS hold time | Slave mode | | 2t <sub>PCLK</sub> | - | | | $t_{w(SCLKH)}^{(1)}$ $t_{w(SCLKL)}^{(1)}$ | SCLK high and low time | Master mode | | tpclk – 2 | t <sub>PCLK</sub> + 2 | | | t <sub>su(MI)</sub> <sup>(1)</sup> | Enter the data | Master mode | SPI2<br>SPI3 | 4<br>5 | - | | | 40 | setup time. | | SPI2 | 4 | - | | | $t_{su(SI)}^{(1)}$ | Secup time. | Slave mode | SPI3 | 5 | - | | | t <sub>h(MI)</sub> (1) | | Master mode | SPI2 | 2 | - | | | th(MI)(**/ | Enter the data | Master mode | SPI3 | 2.5 | - | | | $t_{h(SI)}^{(1)}$ | retention time | Slave mode | SPI2 | 2 | - | | | th(SI) | | Stave mode | SPI3 | 2 | - | ns | | $t_{a(SO)}^{(1)(2)} \\$ | Data output access time | Slave mode, f <sub>PCLK</sub> = 20M | ИHz | 0 | 3t <sub>PCLK</sub> | | | $t_{\rm dis(SO)}{}^{(1)(3)}$ | Data output prohibition time | Slave mode | | 2 | 10 | | | $t_{v(SO)}^{(1)}$ | | Slave mode (after | SPI2 | - | 13.5 | | | t <sub>v(SO)</sub> (*) | Data output | enabling edge) | SPI3 | - | 17.5 | | | t <sub>v(MO)</sub> (1) | effective time | Master mode (after | SPI2 | - | 6.5 | | | tv(MO) | | enable edge) | SPI3 | - | 9 | | | $t_{h(SO)}^{(1)}$ | | Slave mode (after | SPI2 | 4 | - | | | th(SO) | Data output | enabling edge) | SPI3 | 4 | | | | $t_{h(MO)}^{(1)}$ | holding time | Master mode (after | SPI2 | 1 | | | | ul(MO) | | enable edge) | SPI3 | 1 | - | | - 1. Guaranteed by design, not tested in production. - 2. The minimum value represents the minimum time to drive the output, and the maximum value represents the maximum time to get the data correctly. - 3. The minimum value represents the minimum time for turning off the output and the maximum value represents the maximum time for placing the data line in a high resistance state. CLKPHA=0 NSS input $t_{c(SCLK)}$ $t_{h(NSS)}$ $t_{su(NSS)} \\$ CLKPOL=0 $t_{w(SCLKH)}$ $t_{w(SCLKL)}$ CLKPOL=1 $t_{a\left(SO\right)}$ $t_{dis\left(SO\right)}$ $t_{v(SO)}$ t<sub>h(SO)</sub> $t_{r(SCLK)}$ $\underline{t_{f(SCLK)}}$ MSB out Bit 6~1 out LSB out MISO output t<sub>su(SI)</sub> ⊢ Bit 6~1 in MOSI input MSB in LSB in $t_{h(SI)} \\$ Figure 4-13 SPI timing diagram-slave mode and CLKPHA=0 Figure 4-14 SPI timing diagram-slave mode and CLKPHA= $\mathbf{1}^{(1)}$ 1. The measuring points is set at $0.3V_{DD}$ and $0.7V_{DD}$ . //Bit 6~1 out Figure 4-15 SPI timing diagram-master $mode^{(1)}$ The measuring points is set at $0.3V_{DD}$ and $0.7V_{DD}$ . MOSI output $t_{h\left(MI\right)}$ MSB out LSB out Table 4-37 I<sup>2</sup>S characteristics<sup>(1)</sup> | Symbol | Parameter | Condition | | Min | Max | Unit | |------------------------------------|-----------------------------------------------|---------------------------------------------------------|-------------------|-------|----------------------|------| | $f_{MCLK}$ | I <sup>2</sup> S master clock | Master mode | | - | 256Fs <sup>(3)</sup> | | | $f_{CLK}$ | | Master mode (32bit) | | - | 64*Fs | MHz | | $1/t_{c(CLK)}$ | I <sup>2</sup> S clock frequency | Slave mode (32bit) | | - | 64*Fs | | | DuCy(SCK) | I <sup>2</sup> S slave input clock duty cycle | I <sup>2</sup> S slave mode | | 30 | 70 | % | | $t_{r(CLK)}$ | I <sup>2</sup> S clock rise and fall time | Capacitance: CL = 50pF | | - | 8 | | | $t_{v(WS)}^{(1)}$ | WS valid time | Master mode | I2S2 | 4.5 | - | | | t <sub>v</sub> (WS) <sup>(*)</sup> | ws vand time | Waster mode | I2S3 | 6.5 | - | | | $t_{h(WS)}^{(1)}$ | WS holding time | Master mode | I2S2 | 4.5 | | | | th(WS)(**/ | ws holding time | Waster mode | I2S3 | 0.5 | - | | | $t_{su(WS)}^{(1)}$ | WS setup time | Slave mode | I2S2 | 5.5 | - | | | usu(WS) | ws setup time | Stave mode | I2S3 | 7 | - | | | $t_{h(WS)}^{(1)}$ | WS holding time | Slave mode | I2S2 | 1.5 | - | | | u <sub>h</sub> (WS)(1) | ws notding time | Stave filode | I2S3 | 2.5 | - | | | $t_{w(CLKH)}^{(1)}$ | CI V bish and less time | Master mode, f <sub>PCLK</sub> = 16MHz, audio frequency | | 312.5 | - | | | $t_{w(CLKL)}^{(1)}$ | CLK high and low time | 48kHz | | 345 | - | | | | | I2S | I2S2 4 | 4 | - | | | $t_{su(SD\_MR)}{}^{(1)}$ | | Master receiver | I2S3 | 5 | - | 1 | | | Enter the data setup time. | 1282 | I2S2 | 4 | - | ns | | $t_{su(SD\_SR)}^{(1)}$ | | Slave receiver | I2S3 | 4.5 | - | 1 | | | | | I2S2 | 1.5 | | | | $t_{h(SD\_MR)}^{(1)(2)}$ | | Master receiver | I2S3 | 1.5 | i - | | | | Enter the data retention time | | I2S2 | 1.5 | | | | $t_{h(SD\_SR)}^{(1)(2)}$ | | Slave receiver | I2S3 | 1.5 | - | | | | | Slave transmitter (after enable | I <sup>2</sup> S2 | - | 14 | 1 | | $t_{v(SD\_ST)}^{(1)(2)}$ | Data output effective time | edge) | I <sup>2</sup> S3 | _ | 16.5 | 1 | | | | Slave generator (after enable | I <sup>2</sup> S2 | 3.5 | _ | 1 | | $t_{h(SD\_ST)}{}^{(1)}$ | Data output holding time | edge) | $I^2S3$ | 4.5 | - | | | | Data output affactive time | Master generator (after enable | I2S2 | - | 6.5 | 1 | | $t_{v(SD\_MT)}^{(1)(2)}$ | Data output effective time | edge) | I2S3 | - | 6 | ] | | | Data autmut halding ti | Master generator (after enable | I2S2 | -0.5 | - | | | $t_{h(SD\_MT)}^{(1)}$ | Data output holding time | edge) | I2S3 | -0.5 | - | | - 1. Guaranteed by design, not tested in production. - 2. Depends on $f_{PCLK}$ . For example, if $f_{PCLK}$ =16MHz, then $T_{PCLK}$ =1/ $f_{PCLK}$ =125ns. - 3. Audio signal sampling frequency. Figure 4-16 I<sup>2</sup>S slave mode timing diagram (Philips protocol)<sup>(1)</sup> - 1. The measuring points is set at $0.3V_{DD}$ and $0.7V_{DD}$ . - 2. Transmit/receive of the last byte. There is no transmit/receive of this least significant bit before the first byte. $t_{c(CLK)}$ t<sub>f(CLK)</sub> $t_{r(CLK)}$ CLKPOL=0 CLKPOL=1 $t_{w\left(CLKL\right)}$ $t_{h\left(WS\right)}$ WS input t<sub>v(SD\_MT)</sub> Last bit //<sub>Bit n transmit</sub> Last bit transmit (2) MSB transmit SD transmit transmit t<sub>su(SD\_MR)</sub> $t_{h(SD\_MR)}$ Last bit //Bit n receive Last bit receive(2) SD receive MSB receive receive Figure 4-17 I<sup>2</sup>S Master mode timing diagram (Philips Protocol)<sup>(1)</sup> - 1. The measuring points is set at $0.3V_{DD}$ and $0.7V_{DD}$ . - 2. Transmit/receive of the last byte. There is no transmit/receive of this last bit before the first byte. ### 4.3.17 QSPI characteristic Table 4-38 Characteristics of QSPI in SDR mode | Symbol | Parameter | Min | Max | Unit | |---------------------|-------------------------------|------------------------|------------------------|------| | $f_{CK}$ | QSPI clock frequency | - | 36 | MHz | | 1/t <sub>(CK)</sub> | | | | | | tw(CKH) | SCK high and low time | t <sub>(CK)</sub> /2-2 | t(CK)/2 | ns | | tw(CKL) | | t(CK)/2 | t <sub>(CK)</sub> /2+2 | ns | | t <sub>s(IN)</sub> | Enter data setup time. | 4.5 | - | ns | | t <sub>h(IN)</sub> | Enter the data retention time | 4 | - | ns | | t <sub>v(OUT)</sub> | Effective time of output data | - | 5.5 | ns | | th(OUT) | Output data retention time | -0.15 | - | ns | Figure 4-18 Timing of QSPI in SDR mode Table 4-39 Characteristics of QSPI in DDR mode | Symbol | Parameter | Min | Max | Unit | |---------------------------------------------|-------------------------------|----------------------|------------------------|------| | $f_{CK}$ | QSPI clock frequency | - | 36 | MHz | | 1/t <sub>(CK)</sub> | | | | | | tw(CKH) | SCK high and low time | $t_{(CK)}/2-2$ | t <sub>(CK)</sub> /2 | ns | | $t_{w(CKL)}$ | | t <sub>(CK)</sub> /2 | t <sub>(CK)</sub> /2+2 | ns | | tsf(IN); tsr(IN) | Enter data setup time. | 4.5 | - | ns | | $t_{hf(IN)}; t_{hr(IN)}$ | Enter the data retention time | 4.5 | - | ns | | t <sub>vf(OUT)</sub> ; t <sub>vr(OUT)</sub> | Effective time of output data | - | 12 | ns | | thf(OUT); thr(OUT) | Output data retention time | 6 | - | ns | Figure 4-19 Timing of QSPI in DDR mode ## 4.3.18 SD/SDIO host interface characteristics Unless otherwise specified, the parameters listed in Table 4-40 are measured using ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage in accordance with the conditions in Table 4-4. For details on the characteristics of the I/O alternate function pins (D[7:0], CMD, CK), see Section 4.3.12. Figure 4-20 SDIO high-speed mode Figure 4-21 SD default mode Table 4-40 SD/MMC interface features | Symbol | Parameter | Condition | Min | Max | Unit | |---------------------|-------------------------------------------|---------------|-----|-----|------| | $f_{PP}$ | Clock frequency in data transmission mode | CL ≤ 30pF | 0 | 48 | MHz | | t <sub>W(CKL)</sub> | Clock low time, f <sub>PP</sub> = 16 MHz | CL ≤ 30pF | 32 | - | | | t <sub>W(CKH)</sub> | Clock high time, Clock low time | CL≤30pF | 30 | - | ns | | t <sub>r</sub> | Clock rising time | CL ≤ 30pF | - | 6 | 115 | | $t_{\mathrm{f}}$ | Clock falling time | CL ≤ 30pF | - | 6 | | | CMD, D input | (refer to CK) | | | | | | t <sub>ISSUES</sub> | Enter the setup time. | $CL \le 30pF$ | 1 | - | 20 | | $t_{THEM}$ | Enter holding time | CL ≤ 30pF | 1 | - | ns | | CMD, D outpu | t in MMC and SD high-speed mode (refer t | o CK) | | | • | | $t_{OV}$ | Output effective time | CL ≤ 30pF | - | 6 | | | t <sub>OH</sub> | Output holding time | CL ≤ 30pF | 0 | - | ns | | Output in SD | default mode CMD, D (refer to CK) | | | | | | t <sub>OVD</sub> | Output valid default time | CL ≤ 30pF | - | 8 | no | | t <sub>OHD</sub> | Keep the output at default time. | CL ≤ 30pF | -1 | - | ns | See SDIO\_CLKCR, SDI clock control register to control CK output. #### 4.3.19 USB characteristics USB (full speed) interface has been certified by USB-IF. Table 4-41 USB startup time | Symbol | Parameter | Max | Unit | |-------------------------------------|------------------------------|-----|------| | t <sub>STARTUP</sub> <sup>(1)</sup> | USB transceiver startup time | 1 | μs | 1. Guaranteed by design, not tested in production. Table 4-42 USB DC characteristic | Symbol | Parameter | Condition | Min <sup>(1)</sup> | Max <sup>(1)</sup> | Unit | |-------------------|--------------------------------------|--------------------------------------------------------|--------------------|--------------------|------| | Input level | | | | | | | $V_{\mathrm{DD}}$ | USB operating voltage <sup>(2)</sup> | - | $3.0^{(3)}$ | 3.6 | V | | $V_{DI}^{(4)}$ | Differential input sensitivity | I(USBDP, USBDM) | 0.2 | - | | | $V_{CM}^{(4)}$ | Differential common mode range | Include V <sub>DI</sub> scope | 0.8 | 2.5 | V | | $V_{SE}^{(4)}$ | Single ended receiver threshold | - | 1.3 | 2.0 | | | Output level | | | | | | | $V_{OL}$ | Static output low level | $1.5k\Omega$ R <sub>L</sub> connected to $3.6V^{(5)}$ | - | 0.3 | V | | V <sub>OH</sub> | Static output high level | $15k\Omega$ R <sub>L</sub> connected to $V_{SS}^{(5)}$ | 2.8 | 3.6 | v | - 1. All voltage measurements are based on the ground wire of the device. - 2. In order to be compatible with the USB2.0 full-speed electrical specification, the USB operating voltage is 3.0~3.6V. - 3. The correct USB function of N32G452 series products can be guaranteed at 2.7V instead of degraded electrical characteristics in the voltage range of 2.7~3.0V. - 4. Guaranteed by comprehensive evaluation, not tested in production. - 5. R<sub>L</sub> is the load connected to the USB drive. Figure 4-22 USB timing: data signal rising and falling time definition Table 4-43 Full-speed of USB electrical characteristics | Symbol | Parameter | Condition | Min <sup>(1)</sup> | Max <sup>(1)</sup> | Unit | |------------------|---------------------------------|--------------------------------------------------------------------|--------------------|--------------------|------| | $t_{\rm r}$ | Rise time <sup>(2)</sup> | CL ≤ 50pF | 4 | 20 | ns | | $t_{\mathrm{f}}$ | Falling time <sup>(2)</sup> | CL ≤ 50pF | 4 | 20 | ns | | $t_{ m rfm}$ | Rise time matching | $t_{ m r}$ / $t_{ m f}$ | 90 | 110 | % | | $V_{CRS}$ | Output signal cross voltage | - | 1.3 | 2.0 | V | | Rs | Output series matching resistor | The matching resistor needs to be external, close to the chip pin. | 27 | 39 | Ohm | - 1. Guaranteed by design, not tested in production. - 2. Measurement data signal from 10% to 90%. For more details, see Chapter 7 (Version 2.0) of the USB Specification. ### 4.3.20 Characteristics of Controller Area Network (CAN) Interface See Section 4.3.12 for details on the features of the input/output multiplexing function pins (CAN\_TX and CAN\_RX). ## 4.3.21 Electrical parameters of 12-bit analog-to-digital converter (ADC) Unless otherwise specified, the parameters in Table 4-44 are measured using ambient temperature, $f_{HCLK}$ frequency, and $V_{DDA}$ supply voltage in accordance with the conditions in Table 4-4. Note: It is recommended to perform a calibration at each power up. **Table 4-44 ADC characteristics** | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------------|----------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------|-----|---------------------|--------------------| | $V_{\mathrm{DDA}}$ | supply voltage | - | 1.8 | - | 3.6 | V | | $V_{REF+}$ | Positive reference voltage | - | 1.8 | - | $V_{DDA}$ | V | | $f_{ADC}$ | ADC clock frequency | - | - | - | 72 | MHz | | fs <sup>(2)</sup> | sampling rate | $1.8V \le V_{DD} \le 3.6V$ , Resolution of 12 bit | 0.01(2) | - | 5.14 <sup>(1)</sup> | MHz | | | | $1.8V \le V_{DD} \le 3.6V$ , Resolution of 10 bit | 0.012 <sup>(2)</sup> | | 6 <sup>(1)</sup> | | | | | $1.8V \le V_{DD} \le 3.6V$ , Resolution of 8 bit | 0.014 <sup>(2)</sup> | | 7.2 <sup>(1)</sup> | | | | | $1.8V \le V_{DD} \le 3.6V$ , Resolution of 6 bit | 0.0175(2) | | 9(1) | | | $V_{AIN}$ | Conversion voltage range <sup>(3)</sup> | - | 0(V <sub>IN</sub> or V <sub>REF</sub> -<br>Connect to<br>ground) | - | $V_{REF+}$ | V | | | Sampling switch resistance | Fast channel,<br>Under the condition<br>of 3.6V voltage | - | - | 80 | Ω | | <b>5</b> (0) | | Fast channel,<br>Under the condition<br>of 1.8V voltage | | | 110 | Ω | | $R_{ADC}^{(2)}$ | | Slow channel,<br>Under the condition<br>of 3.6V voltage | | | 265 | Ω | | | | Slow channel,<br>Under the condition<br>of 1.8V voltage | - | - | 430 | Ω | | $C_{ADC}^{(2)}$ | Internal sample and hold capacitor | - | - | 5 | | pF | | SNDR | Signal noise distortion ration | - | - | 65 | | dBFS | | $T_{cal}$ | Calibration time | | 82 | | | $1/f_{ADC}$ | | t <sub>S</sub> <sup>(2)</sup> | Sampling time | $f_{ADC} = 72 \text{ MHz}$ (fast channel) | 0.0208 | - | 8.35 | 116 | | | | f <sub>ADC</sub> = 72 MHz<br>(slow channel) | 0.0625 | - | 8.35 | us | | Ts <sup>(2)</sup> | Sampling cycles | fast channel Slow channel | 1.5<br>4.5 | | 601.5<br>601.5 | 1/f <sub>ADC</sub> | | t <sub>STAB</sub> (2) | Power-up time | - | 0 | 0 | 20 | μs | | t <sub>CONV</sub> (2) | Total conversion time of (including sampling time) | - | 8~614 (sampling t <sub>s</sub> + gradually approaching 6.5/8.5/10.5/12.5) | | | 1/f <sub>ADC</sub> | - 1. Only fast track support. - 2. Guaranteed by design, not tested in production. - 3. According to different packages, $V_{REF^+}$ can be internally connected to $V_{IN}$ and $V_{REF^-}$ can be internally connected to $V_{IN}$ . Formula 1: maximum R<sub>AIN</sub> formula $$R_{\text{AIN}} < \frac{T_{\text{S}}}{f_{\text{ADC}} \times C_{\text{ADC}} \times \ln{(2^{N+2})}} - R_{\text{ADC}}$$ The above formula (Formula 1) is used to determine the maximum external impedance so that the error can be less than 1/4 LSB. Where N=12 (representing 12-bit resolution). Table 4-45 ADC sampling $time^{(1)(2)}$ | Input | Resolution | Rin(kΩ) | Minimum sampling time | Input | Resolution | Rin(kΩ) | Minimum sampling | |--------------|------------|-----------|-----------------------|--------------|------------|-----------|------------------| | Input | Resolution | Kiii(K22) | (ns) | Input | Resolution | Kiii(K22) | time (ns) | | | | 0 | 11 | | | 0 | 19 | | | | 0.05 | 12 | | | 0.05 | 21 | | | | 0.1 | 14 | | | 0.1 | 23 | | | | 0.2 | 20 | | • | 0.2 | 30 | | | | 0.5 | 38 | | • | 0.5 | 48 | | fast channel | 12-bit | 1 | 64 | slow channel | 12-bit | 1 | 77 | | | | 5 | 276 | | | 5 | 310 | | | | 10 | 543 | | | 10 | 607 | | | | 20 | 1082 | | | 20 | 1207 | | | | 50 | 2788 | | | 50 | 3144 | | | | 100 | 6162 | | | 100 | 8244 | | | | 0 | 10 | | | 0 | 17 | | | | 0.05 | 11 | | | 0.05 | 18 | | | | 0.1 | 13 | | | 0.1 | 20 | | | | 0.2 | 17 | | | 0.2 | 25 | | | | 0.5 | 32 | | | 0.5 | 40 | | fast channel | 10-bit | 1 | 54 | slow channel | 10-bit | 1 | 64 | | | 10 011 | 5 | 229 | | | 5 | 257 | | | | 10 | 448 | | | 10 | 499 | | | | 20 | 888 | | | 20 | 983 | | | | 50 | 2223 | | | 50 | 2457 | | | | 100 | 4500 | | | 100 | 5001 | | | | 0 | 9 | | - | 0 | 14 | | | | 0.05 | 10 | | | 0.05 | 16 | | | | 0.1 | 11 | | | 0.1 | 17 | | | | 0.2 | 14 | | | 0.2 | 21 | | | | 0.5 | 26 | | | 0.5 | 33 | | fast channel | 8-bit | 1 | 43 | slow channel | 8-bit | 1 | 52 | | | | 5 | 183 | | | 5 | 206 | | | | 10 | 358 | | | 10 | 399 | | | | 20 | 707 | | | 20 | 783 | | | | 50 | 1759 | | | 50 | 1941 | | | | 100 | 3523 | | | 100 | 3887 | | | 6-bit | 0 | 8 | slow channel | 6-bit | 0 | 12 | | | | 0.05 | 8 | | | 0.05 | 13 | | | | 0.1 | 9 | | | 0.1 | 14 | | | | 0.2 | 12 | | | 0.2 | 17 | | | | 0.5 | 20 | | | 0.5 | 25 | | fast channel | | 1 | 33 | | | 1 | 40 | | | | 5 | 138 | | | 5 | 156 | | | | 10 | 269 | | | 10 | 300 | | | | 20 | 531 | | | 20 | 588 | | | | 50 | 1316 | | | 50 | 1451 | | | | 100 | 2627 | | | 100 | 2894 | Guaranteed by design, not tested in production. Typical value is tested at Ta=25 $^{\circ}\text{C}$ 、 $V_{\text{DD}}\text{=}3.3V$ Table 4-46 ADC accuracy-limited test conditions<sup>(1)(2)</sup> | Symbol | Parameter | Test condition | Тур | Max | Unit | |-------------------|---------------------------|-----------------------------------------------------------------------------------------------|------|-----|------| | ET <sup>(4)</sup> | composite error | $f_{HCLK} = 72 \text{ MHz},$ | ±1.3 | - | | | EO <sup>(4)</sup> | offset error | $f_{ADC} = 72 \text{ MHz}, \text{ sample}$ | ±1 | - | | | ED | Differential linear error | rate=1.75Msps, $V_{DDA} = 3.3V$ , $T_A =$ | ±0.7 | - | LCD | | EL | Integral linear error | 25 ℃ The measurement is performed after ADC calibration. V <sub>REF+</sub> = V <sub>DDA</sub> | ±0.8 | - | LSB | - 1. The DC accuracy values of the ADC are measured after internal calibration. - 2. ADC Accuracy vs. Reverse Injection Current: Injecting reverse current on any standard analog input pin needs to be avoided, as this will significantly degrade the accuracy of an ongoing conversion on another analog input pin. It is recommended to add a Schottky diode (between the pin and ground) to standard analog pins where reverse injection current may occur. - 3. How to inject current in the forward direction, as long as it is within the range of I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> given in Section 4.3.12, it will not affect the ADC accuracy. - 4. Guaranteed by comprehensive evaluation, not tested in production. Figure 4-23 ADC precision characteristics Figure 4-24 Typical connection diagram using ADC - 1. On the numerical values of $R_{AIN}$ , $R_{ADC}$ and $C_{ADC}$ , see Table 4-44. - Cparasitic represents parasitic capacitance on PCB (related to soldering and PCB layout quality) and pads(approximately 7pF). A larger Cparasitic value would reduce the accuracy of conversion, and the solution was to reduce f<sub>ADC</sub>. #### PCB design suggestions Depending on whether $V_{REF+}$ is connected to $V_{DDA}$ , the decoupling of the power supply must be connected as shown in Figure 4-25 or Figure 4-26. The 10nF capacitors in the picture must be ceramic capacitors (good quality), and they should be as close to the MCU chip as possible. Figure 4-25 Decoupling circuit of power supply and reference power supply (V<sub>REF+</sub> is not connected to V<sub>DDA</sub>) 1. $V_{REF+}$ and $V_{REF-}$ inputs only products with more than 100 feet. VDDA/VREF+ See (1) VDDA VSSA/VREFSee (1) Figure 4-26 Decoupling circuit of power supply and reference power supply ( $V_{REF+}$ is connected with $V_{DDA}$ ) 1. $V_{REF+}$ and $V_{REF-}$ inputs only products with more than 100 feet. ### 4.3.22 Electrical parameters of 12-bit digital-to-analog converter (DAC) Unless otherwise specified, the parameters in Table 4-47 are measured using ambient temperature, $f_{HCLK}$ frequency, and $V_{DDA}$ supply voltage in accordance with the conditions in Table 4-4. **Table 4-47 DAC characteristics** | Symbol | Parameter | Min | Тур | Max | Unit | Annotate | | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|-----------------------------|------|--------------------------------------------------------------------------------------------------------------------|--| | $V_{DDA}$ | Analog supply voltage | 2.4 | - | 3.6 | V | - | | | $V_{ m DDD}$ | Digital supply voltage | 1.0 | 1.1 | 1.2 | V | - | | | $V_{REF+}$ | Reference voltage | 2.4 | - | 3.6 | V | V <sub>REF+</sub> must always be lower than V <sub>DDA</sub> | | | $V_{SSA}$ | earth wire | 0 | - | 0 | V | - | | | $R_{\rm L}$ | Load resistance when buffer is open | 5 | - | - | ΚΩ | The minimum load resistance between DAC_OUT and V <sub>SSA</sub> | | | CL | Load Capacitance | - | - | 50 | pF | Maximum capacitance on DAC_OUT pin | | | DAC_OUT<br>minimum | DAC_OUT voltage when buffer is open | 0.2 | - | - | V | The maximum DAC output span is given. When V <sub>REF+</sub> =3.6V corresponds to a 12- | | | DAC_OUT | DAC_OUT voltage when buffer is open | - | - | $V_{\text{REF+}} - 0.2$ | | bit input value 0x0E0~0xF1C, When V <sub>REF+</sub> =2.4V corresponds to a 12 bit input value 0x155~0xEAB. | | | maximum | DAC_OUT voltage when buffer is closed | - | - | V <sub>REF+</sub> —<br>5LSB | V | | | | | In static mode (standby mode), | - | 425 | 600 | | No load, enter the median 0x800 | | | $I_{DD}$ | DAC DC consumption $(VDDD+VDDA+V_{REF+})$ | - | 500 | 700 | μA | No load, enter the maximum value when $V_{\text{REF+}}$ = 3.6V. | | | I <sub>DDO</sub> | DC consumption of DAC in power-down mode $(VDDD+VDDA+V_{REF+})$ | - | 5 | 350 | nA | non-loaded | | | -DDQ | DC consumption of DAC in power-down mode $(V_{DDA} + V_{REF+})$ | - | 5 | 200 | | | | | DNL | Nonlinear distortion (deviation between two consecutive | - | ±0.5 | - | LSB | DAC is configured with 10 bits (B1=B0=0 at all times) | | | BIVE | codes) | - | <u>±2</u> | - | LSB | The DAC configuration is 12 bits | | | INL | Non-linearity accumulation<br>(deviation between the<br>measured value at code I and<br>the line between code 0 and<br>code 4095) | - | ±6 | - | LSB | DAC is configured as 12-bit | | | | Error (the deviation between the measured value of code 0x800 and the ideal value $V_{REF+}/2$ ) | - | ±10 | - | mV | DAC is configured as 12-bit | | | offset | | - | ±12 | - | LSB | With V <sub>REF+</sub> =3.6V, the DAC is configured with 12 bits. | | | Gain error | Gain error | - | ±0.5 | - | % | DAC is configured as 12-bit | | | Amplifier increase | Gain of open-loop amplifier | 80 | 85 | - | dB | The load of 5k (maximum load), input median value is 0x800 | | | t <sub>SETTLING</sub> | Setting time (full range: 10-bit input code changes from minimum value to maximum value, and DAC_OUT reaches ±1 LSB of its final value) | - | 5 | 7 | μs | $\begin{aligned} C_{\text{LOAD}} &\leq 50 p F \\ R_{\text{LOAD}} &\geq 5 k \Omega \end{aligned}$ | | | Update rate | When the input code changes slightly (from the value I to i+1LSB), the maximum frequency of the correct DAC_OUT is obtained. | - | - | 1 | MS/s | $\begin{aligned} C_{\text{LOAD}} &\leq 50 p F \\ R_{\text{LOAD}} &\geq 5 k \Omega \end{aligned}$ | | | t <sub>WAKEUP</sub> | Time to wake up from off state<br>(setting the CHxEN bit in DAC<br>control register) | - | 6.5 | 10 | μs | $C_{LOAD} \le 50 pF, R_{LOAD} \ge 5 k\Omega$<br>The input code is between the minimum and maximum possible values. | | | PSRR+ | Power supply rejection ratio (relative to V <sub>DD</sub> 33A) (static DC measurement) | - | -67 | -40 | dB | Without R <sub>LOAD</sub> , C <sub>LOAD</sub> ≤ 50pF | | <sup>1.</sup> Guaranteed by comprehensive evaluation, not tested in production. # 4.3.23 Temperature sensor (TS) characteristics Unless otherwise specified, the parameters in Table 4-48 are measured using ambient temperature, $f_{HCLK}$ frequency, and $V_{DDA}$ supply voltage in accordance with the conditions in Table 4-4. **Table 4-48 Temperature sensor characteristics** | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------|-------------------------------------------------------------|-----|------|-----------|-------| | $T_L^{(1)}$ | Linearity of V <sub>SENSE</sub> with respect to temperature | - | ±1 | <u>±4</u> | C | | Avg_Slope <sup>(1)</sup> | Average slope | - | -4.1 | - | mV/°C | | $V_{30}^{(1)}$ | Voltage at 30 ℃ | - | 1.32 | - | V | | tstart(1) | setting time | - | 10 | - | μs | | $T_{S\_temp}^{(2)(3)}$ | When reading temperature, ADC sampling time | 8.3 | - | - | μs | - 1. Guaranteed by comprehensive evaluation, not tested in production. - 2. Guaranteed by design, not tested in production. - 3. The shortest sampling time of can be determined by the application through multiple cycles. # **5 Package Information** # 5.1 LQFP48 Figure 5-1 LQFP48 package outline # **5.2 LQFP64** Figure 5-2 LQFP64 package outline ### 5.3 LQFP80 Figure 5-3 LQFP80 package outline # 5.4 LQFP100 Figure 5-4 LQFP100 package outline # 5.5 LQFP128 Figure 5-5 LQFP128 package outline Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North. Nanshan District, Shenzhen, 518057, P.R.China # 5.6 Marking Information Figure 5-6 Marking information # **6 Version History** | Date | Version | Modify | | | |------------|---------|-----------------------------------------------------------------------------------|--|--| | 2020.2.11 | V1.0 | Initial version | | | | 2020.06.28 | | 1. 1Delete the description written on the Flash support page | | | | | V1.1 | 2. Delete the WLCSP49 package in Section 3.1 | | | | | | 3. Revise the definition of pin multiplexing in Section 3.2 | | | | | | 4. Update some electrical characteristics in chapter 4 | | | | | V1.2 | Modified the definition of pin multiplexing in 3.2 and added the Fail-safe column | | | | | | 2. Revised 4.1.6 power supply scheme | | | | | | 3. Modified some parameters in 4.2 Absolute Maximum Ratings | | | | | | 4. Modified 4.3.2 Operating conditions at power-up and power-down VDD rise | | | | | | rate minimum value | | | | | | 5. Modified 4.3.3 Embedded Reset and Power Control Module Features | | | | | | 6. Modified 4.3.5 Supply Current Characteristics fHCLK frequency and | | | | | | fPCLK1/fPCLK2 | | | | 2020.9.16 | | 7. Modified the LSI parameters of 4.3.7 Internal clock source characteristics | | | | | | 8. Modified 4.3.9 FLASH storage characteristic parameters | | | | | | 9. Modified 4.3.12 I/O port characteristics | | | | | | 10. Modified 4.3.13 NRST pin characteristics | | | | | | 11. Modified 4.3.14 TIM feature tCOUNTER parameter | | | | | | 12. Revised 4.21 12-bit analog-to-digital converter (ADC) electrical parameters | | | | | | 13. Revised 4.3.16 SPI/I2S Interface Characteristics Figure 4-26 | | | | | | 14. Modified 4.3.22 DAC electrical parameters | | | | | | 15. Modified 4.3.24 Temperature sensor characteristics | | | | | | Modify the schematic diagram of 3.1 package | | | | 2020.11.27 | V1.2.1 | 2. Modify the memory map in Figure 2-1 | | | | | | 3. Modify the supplementary description of the pin definitions in Table 3-1 | | | | | V1.2.2 | Modify Table 4-2 I/O maximum output current | | | | 2020.12.17 | | 2. Modify Figure 3-1 LQFP48 package diagram | | | | 2020.12.17 | | 3. Add model N32G452CEL7 | | | | | | 1. Add model N32G452CCT7 | | | | | | 2. Added TQFP48 package | | | | | | Modify the parameters related to the current characteristics | | | | | V.1.2.2 | 2. Modify the parameters related to embedded reset and power control module | | | | 2021.08.02 | | characteristics | | | | | | 3. Modify the typical and maximum current consumption related parameters in | | | | | | shutdown and standby mode | | | | | | onado wii did odindo ji mode | | | | | I | 4 | M 10 d 1 d 1 d 1 d 1 d 1 d 1 d 1 d 1 d 1 | |------------|---------|-----|--------------------------------------------------------------------------------| | | | 4. | Modify the parameters related to the high-speed external user clock | | | | | characteristics | | | | 5. | Modify parameters related to low-speed external user clock characteristics | | | | 6. | Modify the parameters related to flash memory characteristics | | | | 7. | Modify the parameters related to flash memory lifetime and data retention | | | | | period | | | | 8. | Modify the conditions related to the absolute maximum value of ESD | | | | 9. | Modify I/O static characteristics related parameters | | | | 10. | Modify the output voltage characteristic conditions, refer to the new drive | | | | | capability table | | | | 11. | Modify the parameters related to the input and output AC characteristics | | | | 12. | Modify the parameters related to the input NRST pin characteristics | | | | 13. | Modify the parameters related to the input I2C interface characteristics | | | | 14. | Modify the parameters related to the input SPI1 characteristics | | | | 15. | Modify the parameters related to the input SPI2 characteristics | | | | 16. | Modify the parameters related to the input I2S characteristics | | | | 17. | Modify the input I2S master mode timing diagram identification error | | | | 18. | Modify the parameters related to the input QSPI characteristics | | | | 19. | Modify the parameters related to the input SD/MMC interface characteristics | | | | 20. | Modify the input ADC characteristic conditions and related parameters | | | | 21. | Modify the parameters related to the input DAC characteristics | | | | 22. | Modify the parameters related to the input temperature sensor characteristics | | | | 1. | Modify the general working conditions related conditions | | | V.1.2.2 | 2. | Remarks for increased electrical sensitivity | | 2021.09.17 | | 3. | Added remarks for IO static features | | | | 4. | Added remarks for output voltage characteristics | | | | 5. | Added silkscreen instructions | | | V2.0.0 | 1. | Version change | | 2021.10.22 | | 2. | Modify the description of I/O port characteristic conditions | | | V2.1 | 1. | Delete TQFP48 package and N32G452CCT7 models | | 2022.07.05 | | 2. | Pin multiplexing defines the ADC pin to indicate whether it is a slow channel | | | | | or a fast channel | | | | 3. | Duty cycle parameters are added for HSI, and HSI characteristics are indicated | | | | 4. | Modify the power-on time parameters of ADC characteristics | | | | 5. | ADC characteristics indicate that the maximum sampling rate is 5MHz, only | | | | | fast channel support | | | | 6. | LSE oscillator feature to remove ESR CL limit | | | | 7. | Update typical application using 32.768kH crystal | | | | 1 | | - 8. Update the input and output AC characteristics table - 9. Updated recommended NRST pin protection diagram - 10. Fixed TA conditions for static latch-up LU - 11. Add Timer electrical characteristics section parameter table - 12. Fixed SPI input clock duty cycle parameters - 13. Modify the description of embedded R-SRAM hold - 14. CRC calculation time changed to 1 HCLK - 15. Added STOP2 wake source: RTC intrusion, NRST reset, IWDG reset wake - 16. Modified the RTC real-time clock output frequency from 512Hz to 256Hz - 17. Modify the figure 4-3/4-4/4-5/4-6/4-17/4-23/4-24/4-25 - 18. Modify Table 4-7 Built-in reference voltage - 19. Add Table 4-13/4-14 Bypass mode description - 20. Modify Table 4-17 Typical IDD values - 21. Modified Table 4-17 Welding deviation notes - 22. Modify the description in Table 4-18 - 23. Modify Table 4-22 data retention period - 24. Modify static locking test criteria - 25. Modified Table 4-25 description and added the description of VIH/VIL - 26. Modify the description in Table 4-29 - 27. Modify the description in Table 4-44 - 28. Add table 4-45 ADC sampling time - 29. Modify the description in Table 4-15/4-17/4-18/4-47/4-48 - 30. Modify the number of EXTI edge detectors to 21 - 31. Modify the IWDG prescaler to 3-bit - 32. Modified reset description in Key features - 33. Modified STOP0 mode description of the working mode of the main voltage regulator - 34. Modify the I/O structure description in Table 3-1 #### 7 Notice This document is the exclusive property of Nations Technologies Inc. (Hereinafter referred to as NATIONS). This document, and the product of NATIONS described herein (Hereinafter referred to as the Product) are owned by NATIONS under the laws and treaties of the People's Republic of China and other applicable jurisdictions worldwide. NATIONS does not grant any license under its patents, copyrights, trademarks, or other intellectual property rights. Names and brands of third party may be mentioned or referred thereto (if any) for identification purposes only. NATIONS reserves the right to make changes, corrections, enhancements, modifications, and improvements to this document at any time without notice. Please contact NATIONS and obtain the latest version of this document before placing orders. Although NATIONS has attempted to provide accurate and reliable information, NATIONS assumes no responsibility for the accuracy and reliability of this document. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. In no event shall NATIONS be liable for any direct, indirect, incidental, special, exemplary, or consequential damages arising in any way out of the use of this document or the Product. NATIONS Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage". Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, all types of safety devices, and other applications intended to support or sustain life. All Insecure Usage shall be made at user's risk. User shall indemnify NATIONS and hold NATIONS harmless from and against all claims, costs, damages, and other liabilities, arising from or related to any customer's Insecure Usage. Any express or implied warranty with regard to this document or the Product, including, but not limited to, the warranties of merchantability, fitness for a particular purpose and non-infringement are disclaimed to the fullest extent permitted by law. Unless otherwise explicitly permitted by NATIONS, anyone may not use, duplicate, modify, transcribe or otherwise distribute this document for any purposes, in whole or in part.